CC1352R SWRS196D - JANUARY 2018-REVISED MAY 2019 # CC1352R SimpleLink™ High-Performance Dual-Band Wireless MCU #### **Device Overview** #### 1.1 **Features** - Microcontroller - Powerful 48-MHz Arm® Cortex®-M4F Processor - EEMBC CoreMark<sup>®</sup> score: 148 - 352KB of in-system Programmable Flash - 256KB of ROM for protocols and library functions - 8KB of Cache SRAM (Alternatively available as general-purpose RAM) - 80KB of ultra-low leakage SRAM with parity - 2-Pin cJTAG and JTAG debugging - Supports Over-the-Air upgrade (OTA) - Ultra-Low Power Sensor Controller with 4KB of SRAM - Sample, store, and process sensor data - Operation independent from system CPU - Fast wake-up for low-power operation - TI-RTOS, drivers, Bootloader, Bluetooth® 5 Low Energy Controller, and IEEE 802.15.4 MAC in ROM for optimized application size - RoHS-compliant package - 7-mm x 7-mm RGZ VQFN48 (28 GPIOs) - Peripherals - Digital peripherals can be routed to any GPIO - 4x 32-bit or 8x 16-bit general-purpose timers - 12-Bit ADC, 200 kSamples/s, 8 channels - 2x comparators with internal reference DAC (1x continuous time, 1x ultra-low power) - Programmable current source - 2x UART - 2x SSI (SPI, MICROWIRE, TI) - $I^2C$ - I<sup>2</sup>S - Real-Time Clock (RTC) - AES 128- and 256-bit Crypto Accelerator - ECC and RSA Public Key Hardware Accelerator - SHA2 Accelerator (Full suite up to SHA-512) - True Random Number Generator (TRNG) - Capacitive sensing, up to 8 channels - Integrated temperature and battery monitor - External system - On-chip Buck DC/DC Converter #### Low Power - Wide supply voltage range: 1.8 V to 3.8 V - Active-mode RX: 5.8 mA (3.6 V. 868 MHz), 6.9 mA (3.0 V, 2.4 GHz) - Active-Mode TX 0 dBm: 8.0 mA (3.6 V, 868 MHz), 7.1 mA (3.0 V, 2.4 GHz) - Active-Mode TX at +14 dBm: 24.9 mA (868 MHz) - Active-Mode MCU 48 MHz (CoreMark): 2.9 mA (60 $\mu$ A/MHz) - Sensor Controller, Low Power-Mode, 2 MHz, running infinite loop: 30.8 μA - Sensor Controller, Active-Mode, 24 MHz, running infinite loop: 808 μA - Standby: 0.85 µA (RTC on, 80KB RAM and CPU retention) - Shutdown: 150 nA (wakeup on external events) - Radio section - Dual-band sub-1 GHz and 2.4-GHz RF transceiver compatible with Bluetooth 5 Low Energy and IEEE 802.15.4 PHY and MAC - Excellent receiver sensitivity: - -121 dBm for SimpleLink long-range mode -110 dBm at 50 kbps, -105 dBm for Bluetooth 125-kbps (LE Coded PHY) - Output power up to +14 dBm (Sub-1 GHz) and +5 dBm (2.4 GHz) with temperature compensation - Suitable for systems targeting compliance with worldwide radio frequency regulations - ETSI EN 300 220 Receiver Category 1.5 and 2, EN 300 328, EN 303 131, EN 303 204 (Europe) - EN 300 440 Category 2 - FCC CFR47 Part 15 - ARIB STD-T108 and STD-T66 - Wide standard support - Development Tools and Software - CC1352R LaunchPad™ Development Kit - SimpleLink™ CC13X2-CC26X2 Software **Development Kit** - SmartRF™ Studio for simple radio configuration - Sensor Controller Studio for building low-power sensing applications #### 1.2 Applications - 433-, 470- to 510-, 868-, 902- to 928-, and 2400 to 2480 MHz ISM and SRD systems (1) with down to 4 kHz of receive bandwidth - · Home and building automation - Building security systems motion detector, electronic door lock, door and window sensor, gateway - HVAC thermostat, wireless environmental sensor, HVAC system controller - Fire safety systems smoke detector, fire alarm control panel - Video surveillance IP camera - Garage door openers - Elevator and escalator control - See RF Core for additional details on supported protocol standards, modulation formats, and data rates. - Smart grid and automatic meter reading - Water, gas, and electricity meters - Heat cost allocators - Gateways - Wireless sensor networks - Long-range sensor applications - Asset tracking and management - Factory automation - Wireless healthcare applications - Energy harvesting applications - Electronic Shelf Label (ESL) #### 1.3 Description The CC1352R device is a multiprotocol Sub-1 and 2.4-GHz wireless MCU targeting Wireless M-Bus, IEEE 802.15.4g, IPv6-enabled smart objects (6LoWPAN), Thread, Zigbee<sup>®</sup>, KNX RF, Wi-SUN<sup>®</sup>, *Bluetooth*<sup>®</sup> 5 Low Energy, and proprietary systems, including the TI 15.4-Stack. The CC1352R device is a member of the SimpleLink™ MCU platform of cost-effective, ultra-low power, 2.4-GHz and Sub-1 GHz RF devices. Very low active RF and microcontroller (MCU) currents, in addition to sub-µA sleep current with up to 80KB of parity protected RAM retention, provide excellent battery lifetime and allow operation on small coin-cell batteries and in energy-harvesting applications. The CC1352R device combines a flexible, very low-power RF transceiver with a powerful 48 MHz Arm<sup>®</sup> Cortex<sup>®</sup>-M4F CPU in a platform supporting multiple physical layers and RF standards. A dedicated Radio Controller (Arm<sup>®</sup> Cortex<sup>®</sup>-M0) handles low-level RF protocol commands that are stored in ROM or RAM, thus ensuring ultra-low power and great flexibility. The low power consumption of the CC1352R device does not come at the expense of RF performance; the CC1352R device has excellent sensitivity and robustness (selectivity and blocking) performance. The flexible radio in the CC1352R enables concurrent time-multiplexed multi-protocol and multi-band operation through the Dynamic Multi-Protocol Manager (DMM) driver. The CC1352R device is a highly integrated, true single-chip solution incorporating a complete RF system and an on-chip DC/DC converter. Sensors can be handled in a very low-power manner by a programmable, autonomous ultra-low power Sensor Controller CPU with 4KB of SRAM for program and data. The Sensor Controller, with its fast wake-up and ultra-low-power 2 MHz mode is designed for sampling, buffering, and processing both analog and digital sensor data; thus the MCU system can maximize sleep time and reduce active power. The CC1352R device is part of the SimpleLink™ microcontroller (MCU) platform, which consists of Wi-Fi®, *Bluetooth*® Low Energy, Thread, Zigbee, Sub-1 GHz MCUs, and host MCUs, which all share a common, easy-to-use development environment with a single core software development kit (SDK) and rich tool set. A one-time integration of the SimpleLink platform enables you to add any combination of the portfolio's devices into your design, allowing 100 percent code reuse when your design requirements change. For more information, visit ti.com/simplelink. # Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |---------------|-----------|-------------------| | CC1352R1F3RGZ | VQFN (48) | 7.00 mm × 7.00 mm | <sup>(1)</sup> For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in Section 9, or see the TI website. #### 1.4 Functional Block Diagram Figure 1-1. CC1352R Block Diagram ## **Table of Contents** | 4 | Dovi | as Overview 4 | | F 47 . | Timing and Conitabina Chanastanistics | 0 | |---|------|------------------------------------------------|---|--------|---------------------------------------|----| | 1 | | ce Overview | | | Timing and Switching Characteristics | | | | 1.1 | Features | _ | | Peripheral Characteristics | _ | | | 1.2 | Applications 2 | 6 | | ed Description | | | | 1.3 | Description | | | Overview | | | | 1.4 | Functional Block Diagram 4 | | | System CPU | | | 2 | Revi | sion History <u>5</u> | | 6.3 | Radio (RF Core) | 36 | | 3 | | ce Comparison <u>6</u> | | 6.4 | Memory | 39 | | 4 | Term | ninal Configuration and Functions | | 6.5 | Sensor Controller | 40 | | | 4.1 | Pin Diagram – RGZ Package (Top View) 7 | | 6.6 | Cryptography | 4 | | | 4.2 | Signal Descriptions – RGZ Package <u>8</u> | | 6.7 | Timers | 42 | | | 4.3 | Connections for Unused Pins and Modules 9 | | 6.8 | Serial Peripherals and I/O | 43 | | 5 | Spec | cifications <u>10</u> | | 6.9 | Battery and Temperature Monitor | 43 | | | 5.1 | Absolute Maximum Ratings 10 | | 6.10 | μDMA | 43 | | | 5.2 | ESD Ratings <u>10</u> | | 6.11 | Debug | 43 | | | 5.3 | Recommended Operating Conditions 10 | | 6.12 | Power Management | 44 | | | 5.4 | Power Supply and Modules 10 | | 6.13 | Clock Systems | 45 | | | 5.5 | Power Consumption - Power Modes 11 | | 6.14 | Network Processor | 45 | | | 5.6 | Power Consumption - Radio Modes 12 | 7 | Applic | cation, Implementation, and Layout | 46 | | | 5.7 | Nonvolatile (Flash) Memory Characteristics 12 | | 7.1 | Reference Designs | 46 | | | 5.8 | Thermal Resistance Characteristics | 8 | Devic | e and Documentation Support | 47 | | | 5.9 | RF Frequency Bands 14 | | 8.1 | Tools and Software | 47 | | | 5.10 | 861 MHz to 1054 MHz - Receive (RX) | | 8.2 | Documentation Support | 49 | | | 5.11 | 861 MHz to 1054 MHz - Transmit (TX) | | 8.3 | Community Resources | 50 | | | 5.12 | 861 MHz to 1054 MHz - PLL Phase Noise 17 | | | Trademarks | | | | 5.13 | Bluetooth Low Energy - Receive (RX) | | 8.5 | Electrostatic Discharge Caution | 50 | | | 5.14 | Bluetooth Low Energy - Transmit (TX) | | | Glossary | | | | 5.15 | Zigbee and Thread - IEEE 802.15.4-2006 2.4 GHz | 9 | | anical, Packaging, and Orderable | | | | | (OQPSK DSSS1:8, 250 kbps) - RX | - | | nation | 50 | | | 5.16 | Zigbee and Thread - IEEE 802.15.4-2006 2.4 GHz | | 9.1 | Packaging Information | 50 | | | | (OQPSK DSSS1:8, 250 kbps) - TX 23 | | | | | | | | | | | | | ## 2 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. # Changes from Revision C (March 2019) to Revision D Page • Changed GPIO DC Characteristics in Table 5-17 34 # 3 Device Comparison **Table 3-1. Device Family Overview** | DEVICE | RADIO SUPPORT | FLASH<br>(KB) | RAM<br>(KB) | GPIO | PACKAGE SIZE | |--------------|---------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|-------|-------------------------------------------------------------------------------------------------------------------| | CC1312R | Sub-1 GHz | 352 | 80 | 30 | RGZ (7-mm × 7-mm VQFN48) | | CC1352P | Multiprotocol Sub-1 GHz Bluetooth 5 Low Energy Zigbee Thread 2.4-GHz proprietary FSK-based formats +20-dBm high-power amplifier | 352 | 80 | 26 | RGZ (7-mm × 7-mm VQFN48) | | CC1352R | Multiprotocol Sub-1 GHz Bluetooth 5 Low Energy Zigbee Thread 2.4-GHz proprietary FSK-based formats | 352 | 80 | 28 | RGZ (7-mm × 7-mm VQFN48) | | CC2642R | Bluetooth 5 Low Energy 2.4-GHz proprietary FSK-based formats | 352 | 80 | 31 | RGZ (7-mm × 7-mm VQFN48) | | CC2652R | Multiprotocol<br>Bluetooth 5 Low Energy<br>Zigbee<br>Thread<br>2.4-GHz proprietary FSK-based formats | 352 | 80 | 31 | RGZ (7-mm × 7-mm VQFN48)<br>YBG (3.07 mm × 3.50 mm DSBGA54) | | CC2652RB | Multiprotocol<br>Bluetooth 5 Low Energy<br>Zigbee<br>Thread<br>2.4-GHz proprietary FSK-based formats | 352 | 80 | 31 | RGZ (7-mm × 7-mm VQFN48) | | CC2652P | Multiprotocol Bluetooth 5 Low Energy Zigbee Thread 2.4-GHz proprietary FSK-based formats +19.5-dBm high-power amplifier | 352 | 80 | 26 | RGZ (7-mm × 7-mm VQFN48) | | CC1310 | Sub-1 GHz | 32–128 | 16–20 | 10–31 | RGZ (7-mm × 7-mm VQFN48)<br>RHB (5-mm × 5-mm VQFN32)<br>RSM (4-mm × 4-mm VQFN32) | | CC1350 | Sub-1 GHz<br>Bluetooth 4.2 Low Energy | 128 | 20 | 10–31 | RGZ (7-mm × 7-mm VQFN48)<br>RHB (5-mm × 5-mm VQFN32)<br>RSM (4-mm × 4-mm VQFN32) | | CC2640R2F | Bluetooth 5 Low Energy<br>2.4-GHz proprietary FSK-based formats | 128 | 20 | 10–31 | RGZ (7-mm × 7-mm VQFN48)<br>RHB (5-mm × 5-mm VQFN32)<br>RSM (4-mm × 4-mm VQFN32)<br>YFV (2.7-mm × 2.7-mm DSBGA34) | | CC2640R2F-Q1 | Bluetooth 5 Low Energy<br>2.4-GHz proprietary FSK-based formats | 128 | 20 | 31 | RGZ (7-mm × 7-mm VQFN48) | ## 4 Terminal Configuration and Functions #### 4.1 Pin Diagram – RGZ Package (Top View) Figure 4-1. RGZ (7-mm × 7-mm) Pinout, 0.5-mm Pitch (Top View) The following I/O pins marked in Figure 4-1 in **bold** have high-drive capabilities: - Pin 10, DIO 5 - Pin 11, DIO\_6 - Pin 12, DIO\_7 - Pin 24, JTAG\_TMSC - Pin 26, DIO\_16 - Pin 27, DIO\_17 The following I/O pins marked in Figure 4-1 in italics have analog capabilities: - Pin 36, DIO\_23 - Pin 37, DIO 24 - Pin 38, DIO\_25 - Pin 39, DIO\_26 - Pin 40, DIO 27 - Pin 41, DIO\_28 - Pin 42, DIO\_29 - Pin 43, DIO\_30 ## 4.2 Signal Descriptions - RGZ Package Table 4-1. Signal Descriptions - RGZ Package | PIN | | | | | |---------------|-----|-----|-------------------|-----------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | TYPE | DESCRIPTION | | DCDC_SW | 33 | _ | Power | Output from internal DC/DC converter <sup>(1)</sup> | | DCOUPL | 23 | _ | Power | For decoupling of internal 1.27 V regulated digital-supply (2) | | DIO_3 | 8 | I/O | Digital | GPIO | | DIO_4 | 9 | I/O | Digital | GPIO | | DIO_5 | 10 | I/O | Digital | GPIO, high-drive capability | | DIO_6 | 11 | I/O | Digital | GPIO, high-drive capability | | DIO_7 | 12 | I/O | Digital | GPIO, high-drive capability | | DIO_8 | 14 | I/O | Digital | GPIO | | DIO_9 | 15 | I/O | Digital | GPIO | | DIO_10 | 16 | I/O | Digital | GPIO | | DIO_11 | 17 | I/O | Digital | GPIO | | DIO_12 | 18 | I/O | Digital | GPIO | | DIO_13 | 19 | I/O | Digital | GPIO | | DIO_14 | 20 | I/O | Digital | GPIO | | DIO_15 | 21 | I/O | Digital | GPIO | | DIO_16 | 26 | I/O | Digital | GPIO, JTAG_TDO, high-drive capability | | DIO_17 | 27 | I/O | Digital | GPIO, JTAG_TDI, high-drive capability | | DIO_18 | 28 | I/O | Digital | GPIO | | DIO_19 | 29 | I/O | Digital | GPIO | | DIO_20 | 30 | I/O | Digital | GPIO | | DIO_21 | 31 | I/O | Digital | GPIO | | DIO_22 | 32 | I/O | Digital | GPIO | | DIO_23 | 36 | I/O | Digital or Analog | GPIO, analog capability | | DIO_24 | 37 | I/O | Digital or Analog | GPIO, analog capability | | DIO_25 | 38 | I/O | Digital or Analog | GPIO, analog capability | | DIO_26 | 39 | I/O | Digital or Analog | GPIO, analog capability | | DIO_27 | 40 | I/O | Digital or Analog | GPIO, analog capability | | DIO_28 | 41 | I/O | Digital or Analog | GPIO, analog capability | | DIO_29 | 42 | I/O | Digital or Analog | GPIO, analog capability | | DIO_30 | 43 | I/O | Digital or Analog | GPIO, analog capability | | EGP | _ | _ | GND | Ground – exposed ground pad <sup>(3)</sup> | | JTAG_TMSC | 24 | I/O | Digital | JTAG TMSC, high-drive capability | | JTAG_TCKC | 25 | I | Digital | JTAG TCKC | | RESET_N | 35 | I | Digital | Reset, active low. No internal pullup resistor | | RF_P_2_4GHZ | 1 | _ | RF | Positive 2.4-GHz RF input signal to LNA during RX Positive 2.4-GHz RF output signal from PA during TX | | RF_N_2_4GHZ | 2 | _ | RF | Negative 2.4-GHz RF input signal to LNA during RX Negative 2.4-GHz RF output signal from PA during TX | | RF_P_SUB_1GHZ | 3 | _ | RF | Positive Sub-1 GHz RF input signal to LNA during RX Positive Sub-1 GHz RF output signal from PA during TX | | RF_N_SUB_1GHZ | 4 | _ | RF | Negative Sub-1 GHz RF input signal to LNA during RX Negative Sub-1 GHz RF output signal from PA during TX | | RX_TX | 5 | | RF | Optional bias pin for the RF LNA | <sup>(1)</sup> For more details, see technical reference manual listed in Section 8.2. <sup>(2)</sup> Do not supply external circuitry from this pin. <sup>3)</sup> EGP is the only ground connection for the device. Good electrical connection to device ground on printed circuit board (PCB) is imperative for proper device operation. Table 4-1. Signal Descriptions – RGZ Package (continued) | PIN | | NO TYPE | | DECORIDATION | |-----------|-----|---------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | TYPE | DESCRIPTION | | VDDR | 45 | _ | Power | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(4)(2)(5)</sup> | | VDDR_RF | 48 | _ | Power Internal supply, must be powered from the internal DC/L converter or the internal LDO <sup>(6)(2)(5)</sup> | | | VDDS | 44 | _ | Power | 1.8-V to 3.8-V main chip supply <sup>(1)</sup> | | VDDS2 | 13 | _ | Power | 1.8-V to 3.8-V DIO supply <sup>(1)</sup> | | VDDS3 | 22 | _ | Power | 1.8-V to 3.8-V DIO supply <sup>(1)</sup> | | VDDS_DCDC | 34 | _ | Power | 1.8-V to 3.8-V DC/DC converter supply | | X48M_N | 46 | _ | Analog | 48-MHz crystal oscillator pin 1 | | X48M_P | 47 | _ | Analog | 48-MHz crystal oscillator pin 2 | | X32K_Q1 | 6 | _ | Analog | 32-kHz crystal oscillator pin 1 | | X32K_Q2 | 7 | _ | Analog | 32-kHz crystal oscillator pin 2 | - (4) If internal DC/DC converter is not used, this pin is supplied internally from the main LDO. - (5) Output from internal DC/DC and LDO is trimmed to 1.68 V. - (6) If internal DC/DC converter is not used, this pin must be connected to VDDR for supply from the main LDO. #### 4.3 Connections for Unused Pins and Modules **Table 4-2. Connections for Unused Pins** | FUNCTION | SIGNAL NAME | PIN NUMBER | ACCEPTABLE<br>PRACTICE <sup>(1)</sup> | PREFERRED<br>PRACTICE <sup>(1)</sup> | |--------------------------------|-------------|---------------------------------|---------------------------------------|--------------------------------------| | GPIO | DIO_n | 8–12<br>14–21<br>26–32<br>36–43 | NC or GND | NC | | 22.760 kl la omiotol | X32K_Q1 | 6 | NC or GND | NC | | 32.768-kHz crystal | X32K_Q2 | 7 | INC OF GND | NC | | DC/DC converter <sup>(2)</sup> | DCDC_SW | 33 | NC | NC | | | VDDS_DCDC | 34 | VDDS | VDDS | <sup>(1)</sup> NC = No connect <sup>(2)</sup> When the DC/DC converter is not used, the inductor between DCDC\_SW and VDDR can be removed. VDDR and VDDR\_RF must still be connected and the 22 uF DCDC capacitor must be kept on the VDDR net. #### 5 Specifications #### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | | MIN | MAX | UNIT | |------------------|----------------------------|----------------------------------------------------------------------------------------------|------|----------------------|------| | VDDS(3) | Supply voltage | | -0.3 | 4.1 | V | | | Voltage on any digital pir | 1(4) | -0.3 | VDDS + 0.3, max 4.1 | V | | | Voltage on crystal oscilla | age on crystal oscillator pins, X32K_Q1, X32K_Q2, X48M_N and X48M_P Voltage scaling enabled | | VDDR + 0.3, max 2.25 | V | | | | Voltage scaling enabled | -0.3 | VDDS | | | V <sub>in</sub> | Voltage on ADC input | Voltage scaling disabled, internal reference | -0.3 | 1.49 | V | | | | Voltage scaling disabled, VDDS as reference | -0.3 | VDDS / 2.9 | | | | Input level, Sub-1 GHz R | F pins | | 10 | dBm | | | Input level, 2.4 GHz RF p | Input level, 2.4 GHz RF pins | | 5 | dBm | | T <sub>stg</sub> | Storage temperature | | -40 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | | VALUE | UNIT | |------------------|---------------|-----------------------------------------------------------------------|----------|-------|------| | V <sub>ESD</sub> | Licotrostatio | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | All pins | ±2000 | V | | | | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | All pins | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process #### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------------------------------------|------------------------------------------|-----|-----|-------| | Operating ambient temperature range | | -40 | 85 | °C | | Operating supply voltage (VDDS) | | 1.8 | 3.8 | V | | Operating supply voltage (VDDS), boost mode | VDDR = 1.95 V<br>+14 dBm RF output power | 2.1 | 3.8 | V | | Rising supply voltage slew rate | | 0 | 100 | mV/μs | | Falling supply voltage slew rate <sup>(1)</sup> | | 0 | 20 | mV/μs | For small coin-cell batteries, with high worst-case end-of-life equivalent source resistance, a 22-μF VDDS input capacitor must be used to ensure compliance with this slew rate. #### 5.4 Power Supply and Modules over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TYP | UNIT | |--------------------------------------------------------|-------------------|------------|------| | VDDS Power-on-Reset (POR) threshold | | 1.1 - 1.55 | V | | VDDS Brown-out Detector (BOD) (1) | Rising threshold | 1.77 | V | | VDDS Brown-out Detector (BOD), before initial boot (2) | Rising threshold | 1.70 | V | | VDDS Brown-out Detector (BOD) (1) | Falling threshold | 1.75 | V | <sup>(1)</sup> For boost mode (VDDR =1.95 V), TI drivers software initialization will trim VDDS BOD limits to maximum (approximately 2.0 V) <sup>(2)</sup> All voltage values are with respect to ground, unless otherwise noted. <sup>3)</sup> VDDS\_DCDC, VDDS2 and VDDS3 must be at the same potential as VDDS. <sup>(4)</sup> Including analog capable DIO. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process <sup>2)</sup> Brown-out Detector is trimmed at initial boot, value is kept until device is reset by a POR reset or the RESET\_N pin #### **Power Consumption - Power Modes** 5.5 When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.6 V with DC/DC enabled unless otherwise noted. | | PARAMETER | TEST CONDITIONS | TYP | UNIT | | |-------------------|-----------------------------|-----------------------------------------------------------------------|-------|------------|--| | Core Curre | nt Consumption | | | | | | | Doost and Chutdown | Reset. RESET_N pin asserted or VDDS below power-on-reset threshold | 150 | <b>π</b> Λ | | | | Reset and Shutdown | Shutdown. No clocks running, no retention | 150 | nA | | | | Standby | RTC running, CPU, 80KB RAM and (partial) register retention. RCOSC_LF | 0.85 | μΑ | | | | without cache retention | RTC running, CPU, 80KB RAM and (partial) register retention XOSC_LF | 0.99 | μΑ | | | I <sub>core</sub> | Standby | RTC running, CPU, 80KB RAM and (partial) register retention. RCOSC_LF | 2.78 | μΑ | | | | with cache retention | RTC running, CPU, 80KB RAM and (partial) register retention. XOSC_LF | 2.92 | μΑ | | | | Idle | Supply Systems and RAM powered RCOSC_HF | 590 | μΑ | | | | Active | MCU running CoreMark at 48 MHz<br>RCOSC_HF | 2.89 | mA | | | Peripheral | Current Consumption | | | | | | | Peripheral power domain | Delta current with domain enabled | 82.3 | | | | | Serial power domain | Delta current with domain enabled | 5.5 | | | | | RF Core | Delta current with power domain enabled, clock enabled, RF core idle | 178.9 | | | | | μDMA | Delta current with clock enabled, module is idle | 53.6 | | | | | Timers | Delta current with clock enabled, module is idle <sup>(1)</sup> | 67.8 | | | | I <sub>peri</sub> | I2C | Delta current with clock enabled, module is idle | 8.2 | μΑ | | | | 128 | Delta current with clock enabled, module is idle | 21.7 | | | | | SSI | Delta current with clock enabled, module is idle (2) | 69.4 | | | | | UART | Delta current with clock enabled, module is idle (3) | 140.8 | | | | | CRYPTO (AES) | Delta current with clock enabled, module is idle | 21.1 | | | | | PKA | Delta current with clock enabled, module is idle | 71.1 | | | | | TRNG | Delta current with clock enabled, module is idle | 29.7 | | | | Sensor Cor | ntroller Engine Consumption | | | | | | | Active mode | 24 MHz, infinite loop, V <sub>DDS</sub> = 3.0 V | 808.5 | | | | ISCE | Low-power mode | 2 MHz, infinite loop, V <sub>DDS</sub> = 3.0 V | 30.1 | μA | | <sup>(1)</sup> Only one GPTimer running(2) Only one SSI running(3) Only one UART running #### 5.6 Power Consumption - Radio Modes When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.6 V with DC/DC enabled unless otherwise noted. Using boost mode (increasing VDDR up to 1.95 V), will increase system current by 15% (does not apply to TX +14 dBm setting where this current is already included). Relevant I<sub>core</sub> and I<sub>peri</sub> currents are included in below numbers. | PARAM | ETER | TEST CONDITIONS | TYP | UNIT | |-----------------------------|--------------------------------------------|-----------------------------------------------------------------|------|------| | Radio receive | e current, 868 MHz | | 5.8 | mA | | Radio receive<br>(BLE) | e current, 2.44 GHz | V <sub>DDS</sub> = 3.0 V | 6.9 | mA | | Radio transm | Radio transmit current<br>Sub-1 GHz PA | 0 dBm output power setting<br>868 MHz | 8.0 | mA | | Sub-1 GHz P | | +10 dBm output power setting<br>868 MHz | 14.3 | mA | | Radio transm<br>Boost mode, | it current<br>Sub-1 GHz PA | +14 dBm output power setting<br>868 MHz | 24.9 | mA | | Dadia transm | Radio transmit current<br>2.4 GHz PA (BLE) | 0 dBm output power setting, V <sub>DDS</sub> = 3.0 V | 7.1 | mA | | | | +5 dBm output power setting 2440 MHz, $V_{DDS} = 3.0 \text{ V}$ | 9.6 | mA | #### 5.7 Nonvolatile (Flash) Memory Characteristics Over operating free-air temperature range and V<sub>DDS</sub> = 3.0 V (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------------|------------------------------------------|------|------|-----|---------------------| | Flash sector size | | | 8 | | KB | | Supported flash erase cycles before failure, full bank <sup>(1)</sup> | | 30 | | | k Cycles | | Supported flash erase cycles before failure, single sector <sup>(2)</sup> | | 60 | | | k Cycles | | Maximum number of write operations per row before sector erase <sup>(3)</sup> | | | | 83 | Write<br>Operations | | Flash retention | 105 °C | 11.4 | | | Years at<br>105 °C | | Flash sector erase current | Average delta current | | 10.7 | | mA | | Flash sector erase time <sup>(4)</sup> | | | 10 | | ms | | Flash write current | Average delta current, 4 bytes at a time | | 6.2 | | mA | | Flash write time <sup>(4)</sup> | 4 bytes at a time | | 21.6 | | μs | - (1) A full bank erase is counted as a single erase cycle on each sector - (2) Up to 4 customer-designated sectors can be individually erased an additional 30k times beyond the baseline bank limitation of 30k cycles - (3) Each wordline is 2048 bits (or 256 bytes) wide. This limitation corresponds to sequential memory writes of 4 (3.1) bytes minimum per write over a whole wordline. If additional writes to the same wordline are required, a sector erase is required once the maximum number of write operations per row is reached. - (4) This number is dependent on Flash aging and increases over time and erase cycles #### 5.8 Thermal Resistance Characteristics | | | PACKAGE | | |-------------------------------|----------------------------------------------|---------------|---------------------| | THERMAL METRIC <sup>(1)</sup> | | RGZ<br>(VQFN) | UNIT | | | | 48 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 23.4 | °C/W <sup>(2)</sup> | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 13.3 | °C/W <sup>(2)</sup> | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 8.0 | °C/W <sup>(2)</sup> | | ΨЈТ | Junction-to-top characterization parameter | 0.1 | °C/W <sup>(2)</sup> | | ΨЈВ | Junction-to-board characterization parameter | 7.9 | °C/W <sup>(2)</sup> | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 1.7 | °C/W <sup>(2)</sup> | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. <sup>(2) °</sup>C/W = degrees Celsius per watt. # 5.9 RF Frequency Bands Over operating free-air temperature range (unless otherwise noted). | PARAMETER | MIN | TYP MAX | UNIT | |-----------------|------|---------|-------| | | 2360 | 2500 | | | | 1076 | 1315 | | | Fraguesay banda | 861 | 1054 | MHz | | Frequency bands | 431 | 527 | IVITZ | | | 359 | 439 | | | | 287 | 351 | | # 5.10 861 MHz to 1054 MHz - Receive (RX) When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------------------------------------|--------------------------------------------------------------------|-----------------------------|-----------|------| | General Parameters | | | | | | Digital channel filter programmable receive bandwidth | | 4 | 4000 | kHz | | Data rate step size | | 1.5 | | bps | | Spurious emissions 25 MHz to 1 GHz | 868 MHz | < -57 | | dBm | | Spurious emissions 1 GHz to 13 GHz | Conducted emissions measured according to ETSI EN 300 220 | < -47 | | dBm | | 802.15.4g Mandatory Mode (50 kbps, 2-GF | SK, 100 kHz RX Bandwidth) | | | | | Sensitivity | BER = 10 <sup>-2</sup> , 868 MHz | -110 | | dBm | | Saturation limit | BER = $10^{-2}$ | 10 | | dBm | | Selectivity, ±200 kHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 44 | | dB | | Selectivity, ±400 kHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 48 | | dB | | Blocking, ±1 MHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 57 | | dB | | Blocking, ±2 MHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 61 | | dB | | Blocking, ±5 MHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 67 | | dB | | Blocking, ±10 MHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 76 | | dB | | Image rejection (image compensation enabled) | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 39 | | dB | | RSSI dynamic range | Starting from the sensitivity limit | 95 | | dB | | RSSI accuracy | Starting from the sensitivity limit across the given dynamic range | ±3 | | dB | | SimpleLink™ Long Range 2.5 kbps or 5 kl | bps (20 ksym/s, 2-GFSK, 5 kHz Deviation, FEC (Half Rate), DSS | 6 = 1:2 or 1:4, 34 kHz RX E | Bandwidth | | | Sensitivity | $2.5 \text{ kbps}$ , BER = $10^{-2}$ , $868 \text{ MHz}$ | -121 | | dBm | | Sensitivity | 5 kbps, BER = 10 <sup>-2</sup> , 868 MHz | -120 | | dBm | | Saturation limit | BER = $10^{-2}$ | 10 | | dBm | | Selectivity, ±100 kHz | $2.5 \text{ kbps}, BER = 10^{-2}, 868 \text{ MHz}^{(1)}$ | 49 | | dB | | Selectivity, ±200 kHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 50 | | dB | | Selectivity, ±300 kHz | $2.5 \text{ kbps}$ , BER = $10^{-2}$ , $868 \text{ MHz}^{(1)}$ | 51 | | dB | | Blocking, ±1 MHz | $2.5 \text{ kbps}$ , BER = $10^{-2}$ , $868 \text{ MHz}^{(1)}$ | 63 | | dB | | Blocking, ±2 MHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 68 | | dB | | Blocking, ±5 MHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 78 | | dB | | Blocking, ±10 MHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 88 | | dB | | Image rejection (image compensation enabled) | | 45 | | dB | | RSSI dynamic range | Starting from the sensitivity limit | 97 | | dB | | RSSI accuracy | Starting from the sensitivity limit across the given dynamic range | ±3 | | dB | <sup>(1)</sup> Wanted signal 3 dB above usable sensitivity limit according to ETSI EN 300 220 v. 3.1.1. #### 5.11 861 MHz to 1054 MHz - Transmit (TX) When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. (1) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------|-----|-------| | General parameters | | | | | | | Max output power, boost<br>Sub-1 GHz PA <sup>(2)</sup> | mode | VDDR = 1.95 V<br>Minimum supply voltage (VDDS ) for boost<br>mode is 2.1 V<br>868 MHz and 915 MHz | 14 | | dBm | | Max output power,<br>Sub-1 GHz PA <sup>(2)</sup><br>Dutput power programmable range | | 868 MHz and 915 MHz | 12 | | dBm | | Output power programma<br>Sub-1 GHz PA | ble range | 868 MHz and 915 MHz | 24 | | dB | | Output power variation ov<br>Sub-1 GHz PA | er temperature | +10 dBm setting<br>Over recommended temperature operating<br>range | ±2 | | dB | | Output power variation ov<br>Boost mode, Sub-1 GHz | | +14 dBm setting<br>Over recommended temperature operating<br>range | ±1.5 | | dB | | Spurious emissions and | l harmonics | | | | | | Spurious emissions | 30 MHz to 1 GHz | +14 dBm setting<br>ETSI restricted bands | < -54 | | dBm | | (excluding harmonics)<br>Sub-1 GHz PA, 868<br>MHz <sup>(3)</sup> | 30 MINZ to 1 GHZ | +14 dBm setting<br>ETSI outside restricted bands | < -36 | | dBm | | | 1 GHz to 12.75 GHz (outside ETSI restricted bands) | +14 dBm setting<br>measured in 1 MHz bandwidth (ETSI) | < -30 | | dBm | | | 30 MHz to 88 MHz<br>(within FCC restricted bands) | +14 dBm setting | < -56 | | dBm | | | 88 MHz to 216 MHz<br>(within FCC restricted bands) | +14 dBm setting | < -52 | | dBm | | Spurious emissions out-<br>of-band<br>Sub-1 GHz PA, 915 | 216 MHz to 960 MHz<br>(within FCC restricted bands) | +14 dBm setting | < -50 | | dBm | | MHz <sup>(3)</sup> | 960 MHz to 2390 MHz and above 2483.5 MHz (within FCC restricted band) | +14 dBm setting | <-42 | | dBm | | | 1 GHz to 12.75 GHz (outside FCC restricted bands) | +14 dBm setting | < -40 | | dBm | | | Below 710 MHz<br>(ARIB T-108) | +14 dBm setting | < -36 | | dBm | | | 710 MHz to 900 MHz<br>(ARIB T-108) | +14 dBm setting | < -55 | | dBm | | Spurious emissions out-<br>of-band | 900 MHz to 915 MHz<br>(ARIB T-108) | +14 dBm setting | < -55 | | dBm | | Sub-1 GHz PA,<br>920.6/928 MHz <sup>(3)</sup> | 930 MHz to 1000 MHz<br>(ARIB T-108) | +14 dBm setting | < -55 | | dBm | | | 1000 MHz to 1215 MHz<br>(ARIB T-108) | +14 dBm setting | < -45 | | dBm | | | Above 1215 MHz<br>(ARIB T-108) | +14 dBm setting | < -30 | | dBm | | | Second harmonic | +14 dBm setting, 868 MHz | < -30 | | dBm | | | Cocond Harmonic | +14 dBm setting, 915 MHz | < -30 | | וווטט | | | Third harmonic | +14 dBm setting, 868 MHz | < -30 | | dBm | | Harmonics | a namono | +14 dBm setting, 915 MHz | < -42 | | 45111 | | Sub-1 GHz PA | Fourth harmonic | +14 dBm setting, 868 MHz | < -30 | | dBm | | | | +14 dBm setting, 915 MHz | < -30 | | | | | Fifth harmonic | +14 dBm setting, 868 MHz | < -30 | | dBm | | | . Ital riginionio | +14 dBm setting, 915 MHz | < -42 | | | <sup>(1)</sup> Some combinations of frequency, data rate and modulation format requires use of external crystal load capacitors for regulatory compliance. More details can be found in the device errata. <sup>(2)</sup> Output power is dependent on RF match. For dual-band devices in the CC13X2 platform, output power might be slightly reduced depending on RF layout trade-offs. <sup>3)</sup> Suitable for systems targeting compliance with EN 300 220, EN 303 131, EN 303 204, FCC CFR47 Part 15, ARIB STD-T108. ## 5.12 861 MHz to 1054 MHz - PLL Phase Noise When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------|-------------------|-----|------|-----|--------| | | ±10 kHz offset | | -74 | | dBc/Hz | | | ±100 kHz offset | | -97 | | dBc/Hz | | | ±200 kHz offset | | -107 | | dBc/Hz | | Phase noise in the 868- and 915-MHz bands <sup>(1)</sup> | ±400 kHz offset | | -113 | | dBc/Hz | | bando | ±1000 kHz offset | | -120 | | dBc/Hz | | | ±2000 kHz offset | | -127 | | dBc/Hz | | | ±10000 kHz offset | | -141 | | dBc/Hz | <sup>(1)</sup> PLL settings for improved close-in phase noise for narrow-band operation will be added later. ## 5.13 Bluetooth Low Energy - Receive (RX) When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------| | 125 kbps (LE Coded) | | | | | | Receiver sensitivity | Differential mode. BER = 10 <sup>-3</sup> | -105 | | dBm | | Receiver saturation | Differential mode. BER = 10 <sup>-3</sup> | >5 | | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > (-300 / 300) | | kHz | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (37-byte packets) | > (-320 / 240) | | ppm | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (255-byte packets) | > (-125 / 125) | | ppm | | Co-channel rejection <sup>(1)</sup> | Wanted signal at -79 dBm, modulated interferer in channel, BER = 10 <sup>-3</sup> | -1.5 | | dB | | Selectivity, ±1 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±1 MHz, BER = 10 <sup>-3</sup> | 8 / 4.5 <sup>(2)</sup> | | dB | | Selectivity, ±2 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±2 MHz, BER = 10 <sup>-3</sup> | 44 / 39 <sup>(2)</sup> | | dB | | Selectivity, ±3 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±3 MHz, BER = $10^{-3}$ | 46 / 44 <sup>(2)</sup> | | dB | | Selectivity, ±4 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±4 MHz, BER = $10^{-3}$ | 44 / 46 <sup>(2)</sup> | | dB | | Selectivity, ±6 MHz <sup>(1)</sup> | Wanted signal at $-79$ dBm, modulated interferer at $\ge \pm 6$ MHz, BER = $10^{-3}$ | 48 / 44 (2) | | dB | | Selectivity, ±7 MHz | Wanted signal at −79 dBm, modulated interferer at ≥ ±7 MHz, BER = 10 <sup>-3</sup> | | | dB | | Selectivity, Image frequency <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at image frequency, BER = $10^{-3}$ | 39 | | dB | | Selectivity, Image frequency ±1 MHz <sup>(1)</sup> | Note that Image frequency + 1 MHz is the Co- channel –1 MHz. Wanted signal at –79 dBm, modulated interferer at ±1 MHz from image frequency, BER = 10 <sup>-3</sup> | 4.5 / 44 (2) | | dB | | 500 kbps (LE Coded) | | | | | | Receiver sensitivity | Differential mode. BER = 10 <sup>-3</sup> | -100 | | dBm | | Receiver saturation | Differential mode. BER = 10 <sup>-3</sup> | > 5 | | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > (-300 / 300) | | kHz | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (37-byte packets) | > (-450 / 450) | | ppm | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (255-byte packets) | > (-175 / 175) | | ppm | | Co-channel rejection <sup>(1)</sup> | Wanted signal at $-72$ dBm, modulated interferer in channel, BER = $10^{-3}$ | -3.5 | | dB | | Selectivity, ±1 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ±1 MHz, BER = $10^{-3}$ | 8 / 4 <sup>(2)</sup> | | dB | | Selectivity, ±2 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ±2 MHz, BER = 10 <sup>-3</sup> | 44 / 37 <sup>(2)</sup> | | dB | | Selectivity, ±3 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ±3 MHz, BER = $10^{-3}$ | 46 / 46 <sup>(2)</sup> | | dB | | Selectivity, ±4 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ±4 MHz, BER = $10^{-3}$ | 45 / 47 <sup>(2)</sup> | | dB | | Selectivity, ±6 MHz <sup>(1)</sup> | Wanted signal at $-72$ dBm, modulated interferer at $\ge \pm 6$ MHz, BER = $10^{-3}$ | 46 / 45 <sup>(2)</sup> | | dB | | Selectivity, ±7 MHz | Wanted signal at $-72$ dBm, modulated interferer at $\ge \pm 7$ MHz, BER = $10^{-3}$ | 49 / 45 <sup>(2)</sup> | | dB | <sup>(1)</sup> Numbers given as I/C dB <sup>(2)</sup> X / Y, where X is +N MHz and Y is -N MHz ## Bluetooth Low Energy - Receive (RX) (continued) When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX | All measurements are perfo<br>PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------| | Selectivity, Image frequency <sup>(1)</sup> | Wanted signal at $-72$ dBm, modulated interferer at image frequency, BER = $10^{-3}$ | 37 | | dB | | Selectivity, Image frequency ±1 MHz <sup>(1)</sup> | Note that Image frequency + 1 MHz is the Co- channel –1 MHz. Wanted signal at –72 dBm, modulated interferer at ±1 MHz from image frequency, BER = 10 <sup>-3</sup> | 4 / 46 <sup>(2)</sup> | | dB | | 1 Mbps (LE 1M) | | | | | | Receiver sensitivity | Differential mode. BER = 10 <sup>-3</sup> | <b>–97</b> | | dBm | | Receiver saturation | Differential mode. BER = 10 <sup>-3</sup> | > 5 | | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > (-350 / 350) | | kHz | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (37-byte packets) | > (-750 / 750) | | ppm | | Co-channel rejection <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer in channel, BER = 10 <sup>-3</sup> | -6 | | dB | | Selectivity, ±1 MHz <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer at $\pm 1$ MHz, BER = $10^{-3}$ | 7 / 4 <sup>(2)</sup> | | dB | | Selectivity, ±2 MHz <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at ±2 MHz,BER = $10^{-3}$ | 40 / 33 <sup>(2)</sup> | | dB | | Selectivity, ±3 MHz <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer at $\pm 3$ MHz, BER = $10^{-3}$ | 36 / 41 (2) | | dB | | Selectivity, ±4 MHz <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at ±4 MHz, BER = 10 <sup>-3</sup> | | | dB | | Selectivity, ±5 MHz or more <sup>(1)</sup> | Wanted signal at −67 dBm, modulated interferer at ≥ ±5 MHz, BER = 10 <sup>-3</sup> | 40 | | dB | | Selectivity, image frequency <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at image frequency, BER = 10 <sup>-3</sup> | 33 | | dB | | Selectivity, image frequency<br>±1 MHz <sup>(1)</sup> | Note that Image frequency + 1 MHz is the Co- channel –1 MHz. Wanted signal at –67 dBm, modulated interferer at ±1 MHz from image frequency, BER = $10^{-3}$ | 4 / 41 (2) | | dB | | Out-of-band blocking <sup>(3)</sup> | 30 MHz to 2000 MHz | -10 | | dBm | | Out-of-band blocking | 2003 MHz to 2399 MHz | -18 | | dBm | | Out-of-band blocking | 2484 MHz to 2997 MHz | -12 | | dBm | | Out-of-band blocking | 3000 MHz to 12.75 GHz | -2 | | dBm | | Intermodulation | Wanted signal at 2402 MHz, –64 dBm. Two interferers at 2405 and 2408 MHz respectively, at the given power level | -42 | | dBm | | Spurious emissions,<br>30 to 1000 MHz <sup>(4)</sup> | Measurement in a 50- $\Omega$ single-ended load. | < -54 | | dBm | | Spurious emissions,<br>1 to 12.75 GHz <sup>(4)</sup> | Measurement in a 50 $\Omega$ single-ended load. | < -47 | | dBm | | RSSI dynamic range | | 70 | | dB | | RSSI accuracy | | ±4 | | dB | | 2 Mbps (LE 2M) | | | | | | Receiver sensitivity | Differential mode. Measured at SMA connector, BER = $10^{-3}$ | -92 | | dBm | | Receiver saturation | Differential mode. Measured at SMA connector, BER = $10^{-3}$ | > 5 | | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > (-500 / 500) | | kHz | | Data rate error tolerance Difference between incoming data rate and the internally generated data rate (37-byte packets) > (-700 / 750) | | | ppm | | Excluding one exception at F<sub>wanted</sub> / 2, per Bluetooth Specification Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan) # Bluetooth Low Energy - Receive (RX) (continued) When measured on the CC1352REM-XD7793-XD24 reference design with $T_c = 25$ °C, $V_{DDS} = 3.0$ V, $f_{RF} = 2440$ MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. | PARAMETER PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------| | Co-channel rejection <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer in channel,BER = 10 <sup>-3</sup> | -7 | | dB | | Selectivity, ±2 MHz <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at ±2 MHz, Image frequency is at –2 MHz, BER = $10^{-3}$ | 8 / 4 <sup>(2)</sup> | | dB | | Selectivity, ±4 MHz <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer at $\pm 4$ MHz, BER = $10^{-3}$ | 36 / 36 <sup>(2)</sup> | | dB | | Selectivity, ±6 MHz <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at $\pm 6$ MHz, BER = $10^{-3}$ | 37 / 36 <sup>(2)</sup> | | dB | | Selectivity, image frequency <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at image frequency, BER = 10 <sup>-3</sup> | 4 | | dB | | Selectivity, image frequency<br>±2 MHz <sup>(1)</sup> | Note that Image frequency + 2 MHz is the Co-channel. Wanted signal at –67 dBm, modulated interferer at ±2 MHz from image frequency, BER = 10 <sup>-3</sup> | -7 / 36 <sup>(2)</sup> | | dB | | Out-of-band blocking <sup>(3)</sup> | 30 MHz to 2000 MHz | -16 | | dBm | | Out-of-band blocking | 2003 MHz to 2399 MHz | -21 | | dBm | | Out-of-band blocking | 2484 MHz to 2997 MHz | -15 | | dBm | | Out-of-band blocking | 3000 MHz to 12.75 GHz | -12 | | dBm | | Intermodulation | Wanted signal at 2402 MHz, –64 dBm. Two interferers at 2405 and 2408 MHz respectively, at the given power level | -38 | | dBm | ## 5.14 Bluetooth Low Energy - Transmit (TX) When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. | PARAMETER | | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|---------|-----|------| | General Parameters | | | | | | | Max output power, 2.4<br>GHz PA | Differential mode, delivered to a sing | gle-ended 50 $\Omega$ load through a balun | 5 | | dBm | | Output power programmable range, 2.4 GHz PA | Differential mode, delivered to a sing | erential mode, delivered to a single-ended 50 $\Omega$ load through a balun | | | dB | | Spurious emissions a | nd harmonics | | | • | | | | f < 1 GHz, outside restricted bands | +5 dBm setting | < -36 | | dBm | | Spurious emissions, | f < 1 GHz, restricted bands ETSI | +5 dBm setting | < -47 | | dBm | | 2.4 GHz PA <sup>(1)</sup> | f < 1 GHz, restricted bands FCC | +5 dBm setting | < -55 | | dBm | | | f > 1 GHz, including harmonics | +5 dBm setting | < -42 | | dBm | | Harmonics, | Second harmonic | +5 dBm setting | < -42 | | dBm | | 2.4 GHz PA <sup>(1)</sup> | Third harmonic | +5 dBm setting | < -42 | | dBm | <sup>(1)</sup> Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan). # 5.15 Zigbee and Thread - IEEE 802.15.4-2006 2.4 GHz (OQPSK DSSS1:8, 250 kbps) - RX When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | |---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | Receiver sensitivity | PER = 1% | -100 | dBm | | Receiver saturation | PER = 1% | > 5 | dBm | | Adjacent channel rejection | Wanted signal at –82 dBm, modulated interferer at ±5 MHz, PER = 1% | 36 | dB | | Alternate channel rejection | Wanted signal at –82 dBm, modulated interferer at ±10 MHz, PER = 1% | 57 | dB | | Channel rejection, ±15 MHz or more | Wanted signal at –82 dBm, undesired signal is IEEE 802.15.4 modulated channel, stepped through all channels 2405 to 2480 MHz, PER = 1% | 59 | dB | | Blocking and desensitization,<br>5 MHz from upper band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 57 | dB | | Blocking and desensitization,<br>10 MHz from upper band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 63 | dB | | Blocking and desensitization,<br>20 MHz from upper band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 63 | dB | | Blocking and desensitization,<br>50 MHz from upper band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 66 | dB | | Blocking and desensitization, –5 MHz from lower band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 60 | dB | | Blocking and desensitization,<br>-10 MHz from lower band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 60 | dB | | Blocking and desensitization,<br>–20 MHz from lower band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 63 | dB | | Blocking and desensitization,<br>-50 MHz from lower band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 65 | dB | | Spurious emissions, 30 MHz to 1000 MHz | Measurement in a 50-Ω single-ended load | -66 | dBm | | Spurious emissions, 1 GHz to 12.75 GHz | Measurement in a 50-Ω single-ended load | -53 | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > 350 | ppm | | Symbol rate error tolerance | Difference between incoming symbol rate and the internally generated symbol rate | > 1000 | ppm | | RSSI dynamic range | | 95 | dB | | RSSI accuracy | | ±4 | dB | ## 5.16 Zigbee and Thread - IEEE 802.15.4-2006 2.4 GHz (OQPSK DSSS1:8, 250 kbps) - TX When measured on the CC1352REM-XD7793-XD24 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. | PARAMETER | | TEST CONDITIONS | MIN TYP | MAX UNIT | |---------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------|---------|----------| | General Parameters | | | | | | Max output power, 2.4<br>GHz PA | Differential mode, delivered to a si | ngle-ended 50- $\Omega$ load through a balun | 5 | dBm | | Output power programmable range, 2.4 GHz PA | Differential mode, delivered to a si | rerential mode, delivered to a single-ended 50- $\Omega$ load through a balun | | dB | | Spurious emissions and | harmonics | | | <u>.</u> | | Spurious emissions, | f < 1 GHz, outside restricted bands | +5 dBm setting | < -36 | dBm | | | f < 1 GHz, restricted bands ETSI | +5 dBm setting | < -47 | dBm | | 2.4 GHz PA <sup>(1)(2)</sup> | f < 1 GHz, restricted bands FCC | +5 dBm setting | < -55 | dBm | | | f > 1 GHz, including harmonics | +5 dBm setting | < -42 | dBm | | Harmonics, | Second harmonic | +5 dBm setting | < -42 | dBm | | 2.4 GHz PA <sup>(1)</sup> | Third harmonic | +5 dBm setting | < -42 | dBm | | IEEE 802.15.4-2006 2.4 0 | GHz (OQPSK DSSS1:8, 250 kbps) | | · | , | | Error vector magnitude,<br>2.4-GHz PA | +5 dBm setting | | 2 | % | <sup>(1)</sup> Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan). <sup>(2)</sup> To ensure margins for passing FCC band edge requirements at 2483.5 MHz, a lower than maximum output-power setting or less than 100% duty cycle may be used when operating at 2480 MHz. ## 5.17 Timing and Switching Characteristics #### Table 5-1. Reset Timing | PARAMETER | MIN | TYP | MAX | UNIT | |----------------------|-----|-----|-----|------| | RESET_N low duration | 1 | | | μs | #### Table 5-2. Wakeup Timing Measured over operating free-air temperature with $V_{DDS} = 3.0 \text{ V}$ (unless otherwise noted). The times listed here do not include software overhead. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |----------------------------------------|-----------------|-----|-----------|-----|------|--|--|--| | MCU, Reset to Active <sup>(1)</sup> | | 8 | 50 - 3000 | | μs | | | | | MCU, Shutdown to Active <sup>(1)</sup> | | 8 | 50 - 3000 | | μs | | | | | MCU, Standby to Active | | | 160 | | μs | | | | | MCU, Active to Standby | | | 36 | | μs | | | | | MCU, Idle to Active | | | 14 | | μs | | | | The wakeup time is dependent on remaining charge on VDDR capacitor when starting the device, and thus how long the device has been in Reset or Shutdown before starting up again. 24 #### 5.17.1 Clock Specifications #### Table 5-3. 48 MHz Crystal Oscillator (XOSC\_HF) Measured on a Texas Instruments reference design with $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. (1) | | PARAMETER | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------------------------------------------------------------------------------------|-----|-------------------------------|-----|------| | | Crystal frequency | | 48 | | MHz | | ESR | Equivalent series resistance 6 pF < $C_L \le 9$ pF | | 20 | 60 | Ω | | ESR | Equivalent series resistance $5 \text{ pF} < C_L \le 6 \text{ pF}$ | | | 80 | Ω | | L <sub>M</sub> | Motional inductance, relates to the load capacitance that is used for the crystal (C <sub>L</sub> in Farads) $^{(2)}$ | | $< 3 \times 10^{-24} / C_L^2$ | | Н | | C <sub>L</sub> | Crystal load capacitance (3) | 5 | 7 <sup>(4)</sup> | 9 | pF | | | Start-up time <sup>(5)</sup> | | 200 | | μs | - (1) Probing or otherwise stopping the crystal while the DC/DC converter is enabled may cause permanent damage to the device. - (2) The crystal manufacturer's specification must satisfy this requirement for proper operation. - (3) Adjustable load capacitance is integrated into the device. External load capacitors are required for systems targeting compliance with certaain regulations. See the device errata for further details. - (4) On-chip default connected capacitance including reference design parasitic capacitance. Connected internal capacitance is changed through software in the Customer Configuration section (CCFG). - (5) Start-up time using the TI-provided power driver. Start-up time may increase if driver is not used. #### Table 5-4. 48 MHz RC Oscillator (RCOSC\_HF) Measured on a Texas Instruments reference design with T<sub>c</sub> = 25 °C, V<sub>DDS</sub> = 3.0 V, unless otherwise noted. | | MIN | TYP | MAX | UNIT | |----------------------------------------------|-----|-------|-----|------| | Frequency | | 48 | | MHz | | Uncalibrated frequency accuracy | | ±1 | | % | | Calibrated frequency accuracy <sup>(1)</sup> | | ±0.25 | | % | | Start-up time | | 5 | | μs | <sup>(1)</sup> Accuracy relative to the calibration source (XOSC\_HF) #### Table 5-5. 2 MHz RC Oscillator (RCOSC MF) Measured on a Texas Instruments reference design with T<sub>c</sub> = 25 °C, V<sub>DDS</sub> = 3.0 V, unless otherwise noted. | | | <br>DDO | MIN | TYP | MAX | UNIT | |----------------------|--|---------|--------|-----|-------|------| | | | | IVIIIV | 115 | IVIAA | UNIT | | Calibrated frequency | | | | 2 | | MHz | | Start-up time | | | | 5 | | μs | #### Table 5-6. 32.768 kHz Crystal Oscillator (XOSC\_LF) Measured on a Texas Instruments reference design with T<sub>c</sub> = 25 °C, V<sub>DDS</sub> = 3.0 V, unless otherwise noted. | | | MIN | TYP | MAX | UNIT | |---------|------------------------------|-----|------------------|-----|------| | | Crystal frequency | | 32.768 | | kHz | | ESR | Equivalent series resistance | | 30 | 100 | kΩ | | $C_{L}$ | Crystal load capacitance | 6 | 7 <sup>(1)</sup> | 12 | pF | Default load capacitance using TI reference designs including parasitic capacitance. Crystals with different load capacitance may be used. #### Table 5-7. 32 kHz RC Oscillator (RCOSC\_LF) Measured on a Texas Instruments reference design with $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | <b>0</b> 0 7 220 | · | | | | |-------------------------|-----|---------------------|-----|--------| | | MIN | TYP | MAX | UNIT | | Calibrated frequency | | 32.8 <sup>(1)</sup> | | kHz | | Temperature coefficient | | 50 | | ppm/°C | (1) When using RCOSC\_LF as source for the low frequency system clock (SCLK\_LF), the accuracy of the SCLK\_LF-derived Real Time Clock (RTC) can be improved by measuring RCOSC\_LF relative to XOSC\_HF and compensating for the RTC tick speed. This functionality is available through the TI-provided Power driver. Product Folder Links: CC1352R ## 5.17.2 Synchronous Serial Interface (SSI) Characteristics #### Table 5-8. Synchronous Serial Interface (SSI) Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER<br>NO. | | PARAMETER SSICIk cycle time | | TYP | MAX | UNIT | |-------------------|-----------------------|------------------------------|----|-----|-------|----------------------| | S1 | t <sub>clk_per</sub> | SSICIk cycle time | 12 | | 65024 | System Clocks (1) | | S2 <sup>(2)</sup> | t <sub>clk_high</sub> | SSICIk high time | | 0.5 | | t <sub>clk_per</sub> | | S3 <sup>(2)</sup> | t <sub>clk_low</sub> | SSICIk low time | | 0.5 | | t <sub>clk_per</sub> | - (1) When using the TI-provided Power driver, the SSI system clock is always 48 MHz. - (2) Refer to SSI timing diagrams Figure 5-1, Figure 5-2, and Figure 5-3. Figure 5-1. SSI Timing for TI Frame Format (FRF = 01), Single Transfer Timing Measurement Figure 5-2. SSI Timing for MICROWIRE Frame Format (FRF = 10), Single Transfer Figure 5-3. SSI Timing for SPI Frame Format (FRF = 00), With SPH = 1 #### 5.17.3 UART #### **Table 5-9. UART Characteristics** over operating free-air temperature range (unless otherwise noted) | PARAMETER | MIN | TYP | MAX | UNIT | |-----------|-----|-----|-----|-------| | UART rate | | | 3 | MBaud | #### 5.18 Peripheral Characteristics #### 5.18.1 ADC #### Table 5-10. Analog-to-Digital Converter (ADC) Characteristics $T_c = 25$ °C, $V_{DDS} = 3.0$ V and voltage scaling enabled, unless otherwise noted. (1) Performance numbers require use of offset and gain adjustements in software by TI-provided ADC drivers. | | PARAMETER | TEST CONDITIONS | MIN T | YP MAX | UNIT | |--------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|--------------| | | Input voltage range | | 0 | VDDS | V | | | Resolution | | | 12 | Bits | | | Sample rate | | | 200 | kSamples/s | | | Offset | Internal 4.3 V equivalent reference <sup>(2)</sup> | -0. | 24 | LSB | | | Gain error | Internal 4.3 V equivalent reference <sup>(2)</sup> | 7. | 14 | LSB | | DNL <sup>(3)</sup> | Differential nonlinearity | | > | <b>1</b> | LSB | | INL | Integral nonlinearity | | | ±4 | LSB | | ENOB | Effective number of bits | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | ! | 9.8 | Bits | | ENOB | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone, DC/DC enabled | ! | 9.8 | | | | Effective number of bits | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | 10 | 0.1 | Bits | | | | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300 Hz input tone | 1 | 1.1 | | | | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | - | 65 | | | THD | Total harmonic distortion | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | - | 70 | dB | | | | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300 Hz input tone | - | 72 | | | | Signal-to-noise<br>and<br>distortion ratio | Internal 4.3 V equivalent reference (2), 200 kSamples/s, 9.6 kHz input tone | | 60 | | | SINAD,<br>SNDR | | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | | 63 | dB | | SNDK | | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300 Hz input tone | | 68 | | | | | Internal 4.3 V equivalent reference (2), 200 kSamples/s, 9.6 kHz input tone | | 70 | | | SFDR | Spurious-free dynamic range | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | | 73 | dB | | | | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300 Hz input tone | | 75 | | | | Conversion time | Serial conversion, time-to-output, 24 MHz clock | | 50 | clock-cycles | | | Current consumption | Internal 4.3 V equivalent reference <sup>(2)</sup> | 0. | 42 | mA | | | Current consumption | VDDS as reference | ( | 0.6 | mA | | | Reference voltage | Equivalent fixed internal reference (input voltage scaling enabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/offset compensation factors stored in FCFG1 | 4.3 <sup>(2</sup> | ) (4) | V | | | Reference voltage | Fixed internal reference (input voltage scaling disabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/offset compensation factors stored in FCFG1. This value is derived from the scaled value (4.3 V) as follows: $V_{\text{ref}} = 4.3 \text{ V} \times 1408 \text{ / }4095$ | 1. | 48 | V | | | Reference voltage | VDDS as reference, input voltage scaling enabled | VDI | DS | V | | | Reference voltage | VDDS as reference, input voltage scaling disabled | VDD<br>2.82 | | V | | | Input impedance | 200 kSamples/s, voltage scaling enabled. Capacitive input, Input impedance depends on sampling frequency and sampling time | | >1 | ΜΩ | <sup>1)</sup> Using IEEE Std 1241-2010 for terminology and test methods <sup>(2)</sup> Input signal scaled down internally before conversion, as if voltage range was 0 to 4.3 V <sup>(3)</sup> No missing codes <sup>(4)</sup> Applied voltage must be within Absolute Maximum Ratings (see Section 5.1) at all times #### 5.18.2 DAC ## Table 5-11. Digital-to-Analog Converter (DAC) Characteristics $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------|-----|-------|------|----------------------| | General | Parameters | | | | | | | | Resolution | | | 8 | | Bits | | | | Any load, any V <sub>REF</sub> , pre-charge OFF, DAC charge-pump ON | 1.8 | | 3.8 | | | / <sub>DDS</sub> | Supply voltage | External Load $^{(1)}$ , any $V_{REF}$ , pre-charge OFF, DAC charge-pump OFF | 2.0 | | 3.8 | V | | | | Any load, V <sub>REF</sub> = DCOUPL, pre-charge ON | 2.6 | | 3.8 | | | | Clock fraguancy | Buffer ON (recommended for external load) | 16 | | 250 | kHz | | DAC | Clock frequency | Buffer OFF (internal load) | 16 | | 1000 | KIIZ | | | Voltage output settling time | V <sub>REF</sub> = VDDS, buffer OFF, internal load | | 13 | | 1 / F <sub>DAC</sub> | | | Voltage output settling time | $V_{REF}$ = VDDS, buffer ON, external capacitive load = 20 pF <sup>(2)</sup> | | 13.8 | | 171 DAC | | | External capacitive load | | | 20 | 200 | pF | | | External resistive load | | 10 | | | $M\Omega$ | | | Short circuit current | | | | 400 | μΑ | | | | VDDS = 3.8 V, DAC charge-pump OFF | | 50.8 | | | | | | VDDS = 3.0 V, DAC charge-pump ON | | 51.7 | | | | | Max output impedance Vref | VDDS = 3.0 V, DAC charge-pump OFF | | 53.2 | | | | Z <sub>MAX</sub> | = VDDS, buffer ON, CLK | VDDS = 2.0 V, DAC charge-pump ON | | 48.7 | | $k\Omega$ | | | 250 kHz | VDDS = 2.0 V, DAC charge-pump OFF | | 70.2 | | | | | | VDDS = 1.8 V, DAC charge-pump ON | | 46.3 | | | | | | VDDS = 1.8 V, DAC charge-pump OFF | | 88.9 | | | | nternal | Load - Continuous Time Comp | parator / Low Power Clocked Comparator | | | | | | <b></b> | Differential nonlinearity | $V_{REF}$ = VDDS, load = Continuous Time Comparator or Low Power Clocked Comparator $F_{DAC}$ = 250 kHz | | ±1 | | . 05 (3) | | ONL | Differential nonlinearity | $V_{REF}$ = VDDS, load = Continuous Time Comparator or Low Power Clocked Comparator $F_{DAC}$ = 16 kHz | | ±1.2 | | LSB <sup>(3)</sup> | | | | V <sub>REF</sub> = VDDS = 3.8 V | | ±0.64 | | | | | | V <sub>REF</sub> = VDDS = 3.0 V | | ±0.81 | | | | | Offset error <sup>(4)</sup> | V <sub>REF</sub> = VDDS = 1.8 V | | ±1.27 | | 1 00 (3) | | | Load = Continuous Time<br>Comparator | V <sub>REF</sub> = DCOUPL, pre-charge ON | | ±3.43 | | LSB <sup>(3)</sup> | | | · | V <sub>REF</sub> = DCOUPL, pre-charge OFF | | ±2.88 | | | | | | V <sub>REF</sub> = ADCREF | | ±2.37 | | | | | | V <sub>REF</sub> = VDDS = 3.8 V | | ±0.78 | | | | | | V <sub>REF</sub> = VDDS = 3.0 V | | ±0.77 | | | | | Offset error <sup>(4)</sup> | V <sub>REF</sub> = VDDS = 1.8 V | | ±3.46 | | . 05 (3) | | | Load = Low Power Clocked<br>Comparator | V <sub>REF</sub> = DCOUPL, pre-charge ON | | ±3.44 | | LSB <sup>(3)</sup> | | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | | ±4.70 | | | | | | V <sub>REF</sub> = ADCREF | | ±4.11 | | | | | | V <sub>REF</sub> = VDDS = 3.8 V | | ±1.53 | | | | | | V <sub>REF</sub> = VDDS = 3.0 V | | ±1.71 | | | | | Max code output voltage variation (4) | V <sub>REF</sub> = VDDS = 1.8 V | | ±2.10 | | (0) | | | Load = Continuous Time | V <sub>REF</sub> = DCOUPL, pre-charge ON | | ±6.00 | | LSB <sup>(3)</sup> | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF | | ±3.85 | | | | | | | | | | | <sup>(1)</sup> <sup>(2)</sup> Keysight 34401A Multimeter A load > 20 pF will increases the settling time 1 LSB (V<sub>REF</sub> 3.8 V/3.0 V/1.8 V/DCOUPL/ADCREF) = 14.10 mV/11.13 mV/6.68 mV/4.67 mV/5.48 mV Includes comparator offset # Table 5-11. Digital-to-Analog Converter (DAC) Characteristics (continued) $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------|-----------------------------------------|-----------------------------------------------------------------------------------------------|-------------|-----|--------------------| | | | V <sub>REF</sub> = VDDS = 3.8 V | ±2.92 | | | | | Man and antoni coltano | V <sub>REF</sub> =VDDS = 3.0 V | ±3.06 | | | | | Max code output voltage variation (4) | V <sub>REF</sub> = VDDS = 1.8 V | ±3.91 | | LSB <sup>(3)</sup> | | | Load = Low Power Clocked | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±7.84 | | LSB | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±4.06 | | | | | | V <sub>REF</sub> = ADCREF | ±6.94 | | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 1 | 0.03 | | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 255 | 3.62 | | | | | | V <sub>REF</sub> = VDDS = 3.0 V, code 1 | 0.02 | | | | | | V <sub>REF</sub> = VDDS = 3.0 V, code 255 | 2.86 | | | | | | V <sub>REF</sub> = VDDS = 1.8 V, code 1 | 0.01 | | | | | Output voltage range (4) | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | 1.71 | | | | | Load = Continuous Time<br>Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1 | 0.01 | | V | | | o o parator | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 | 1.21 | | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1 | 1.27 | | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255 | 2.46 | | | | | | V <sub>REF</sub> = ADCREF, code 1 | 0.01 | | | | | | V <sub>REF</sub> = ADCREF, code 255 | 1.41 | | | | | | $V_{REF} = VDDS = 3.8 \text{ V, code 1}$ | 0.03 | | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 255 | 3.61 | | | | | V <sub>REF</sub> = VDDS = 3.0 V, code 1 | 0.02 | | | | | | | V <sub>REF</sub> = VDDS = 3.0 V, code 255 | 2.85 | | | | | | V <sub>REF</sub> = VDDS = 1.8 V, code 1 | 0.01 | | | | | Output voltage range (4) | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | 1.71 | | | | | Load = Low Power Clocked | V <sub>RFF</sub> = DCOUPL, pre-charge OFF, code 1 | 0.01 | | V | | | Comparator | $V_{RFF} = DCOUPL$ , pre-charge OFF, code 255 | 1.21 | | | | | | $V_{REF}$ = DCOUPL, pre-charge ON, code 1 | 1.27 | | | | | | $V_{REF} = DCOUPL$ , pre-charge ON, code 255 | 2.46 | | | | | | $V_{REF} = ADCREF$ , code 1 | 0.01 | | | | | | $V_{REF} = ADCREF$ , code 255 | 1.41 | | | | torns | al Load (Keysight 34401A Mult | | 1.41 | | | | terne | I Load (Neysight 34401A Mult | $V_{REF} = VDDS$ , $F_{DAC} = 250 \text{ kHz}$ | ±1 | | | | L | Intogral poplingarity | $V_{REF} = V_{DAC} + V_{DAC} = 250 \text{ kHz}$ $V_{REF} = DCOUPL, F_{DAC} = 250 \text{ kHz}$ | ±1 | | LSB <sup>(3)</sup> | | L | Integral nonlinearity | | | | LOD | | JL. | Differential people covity | $V_{REF} = ADCREF, F_{DAC} = 250 \text{ kHz}$ | ±1 | | LSB <sup>(3)</sup> | | NL. | Differential nonlinearity | $V_{REF} = VDDS$ , $F_{DAC} = 250 \text{ kHz}$<br>$V_{REF} = VDDS = 3.8 \text{ V}$ | ±1<br>±0.20 | | LSB | | | | | | | | | | | $V_{REF} = VDDS = 3.0 V$ | ±0.25 | | | | | Offset error | $V_{REF} = VDDS = 1.8 \text{ V}$ | ±0.45 | | LSB(3) | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±1.55 | | | | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±1.30 | | | | | | V <sub>REF</sub> = ADCREF | ±1.10 | | | | | | $V_{REF} = VDDS = 3.8 V$ | ±0.60 | | | | | | $V_{REF} = VDDS = 3.0 V$ | ±0.55 | | | | | variation \ | V <sub>REF</sub> = VDDS = 1.8 V | ±0.60 | | LSB <sup>(3)</sup> | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±3.45 | | | | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±2.10 | | | | | | V <sub>REF</sub> = ADCREF | ±1.90 | | | # Table 5-11. Digital-to-Analog Converter (DAC) Characteristics (continued) $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------|-----------------------------------------------------|-----|------|-----|------| | | V <sub>REF</sub> = VDDS = 3.8 V, code 1 | | 0.03 | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 255 | | 3.61 | | | | | V <sub>REF</sub> = VDDS = 3.0 V, code 1 | | 0.02 | | | | | V <sub>REF</sub> = VDDS = 3.0 V, code 255 | | 2.85 | | | | | V <sub>REF</sub> = VDDS = 1.8 V, code 1 | | 0.02 | | | | Output voltage range<br>Load = Low Power Clocked | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | | 1.71 | | ٧ | | Comparator Clocked | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1 | | 0.02 | | V | | · | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 | | 1.20 | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1 | | 1.27 | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255 | | 2.46 | | | | | V <sub>REF</sub> = ADCREF, code 1 | | 0.02 | | | | | V <sub>REF</sub> = ADCREF, code 255 | | 1.42 | | | ## 5.18.3 Temperature and Battery Monitor #### **Table 5-12. Temperature Sensor** Measured on a Texas Instruments reference design with $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN . | ГҮР МАХ | UNIT | |-------------------------------------------|-----------------|-------|--------------|------| | Resolution | | | 2 | °C | | Accuracy | -40 °C to 0 °C | | <u>+</u> 4.0 | °C | | Accuracy | 0 °C to 85 °C | : | £2.5 | °C | | Supply voltage coefficient <sup>(1)</sup> | | | 3.6 | °C/V | <sup>(1)</sup> The temperature sensor is automatically compensated for VDDS variation when using the TI-provided driver. #### Table 5-13. Battery Monitor Measured on a Texas Instruments reference design with $T_c$ = 25 °C, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------|-----|------|-----|------| | Resolution | | | 25 | | mV | | Range | | 1.8 | · | 3.8 | V | | Integral nonlinearity (max) | | | 23 | | mV | | Accuracy | VDDS = 3.0 V | | 22.5 | | mV | | Offset error | | | -32 | | mV | | Gain error | | | -1 | | % | #### 5.18.4 Comparators #### **Table 5-14. Continuous Time Comparator** $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|----------------------------------|-----|------|-----------|------| | Input voltage range <sup>(1)</sup> | | 0 | · | $V_{DDS}$ | V | | Offset | Measured at V <sub>DDS</sub> / 2 | | ±5 | | mV | | Decision time | Step from -10 mV to 10 mV | | 0.78 | | μs | | Current consumption | Internal reference | | 8.6 | | μA | <sup>(1)</sup> The input voltages can be generated externally and connected throughout I/Os or an internal reference voltage can be generated using the DAC #### Table 5-15. Low-Power Clocked Comparator $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | -C, DDS, annea annea and annea anne annea annea annea annea annea annea annea anne a | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----|--------------|------------------|----------------|--| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | Input voltage range | | 0 | | $V_{\text{DDS}}$ | V | | | Clock frequency | | | SCLK_LF | | | | | Internal reference voltage <sup>(1)</sup> | Using internal DAC with VDDS as reference voltage, DAC code = 0 - 255 | 0 | .024 - 2.865 | | V | | | Offset | Measured at V <sub>DDS</sub> / 2, includes error from internal DAC | | ±5 | | mV | | | Decision time | Step from -50 mV to 50 mV | | 1 | | Clock<br>Cycle | | <sup>(1)</sup> The comparator can use an internal 8 bits DAC as its reference. The DAC output voltage range depends on the reference voltage selected. See Table 5-11 #### 5.18.5 Current Source #### **Table 5-16. Programmable Current Source** $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------------|-----------------|-----|-----------|-----|------| | Current source programmable output range (logarithmic range) | | | 0.25 - 20 | | μΑ | | Resolution | | | 0.25 | | μA | ## 5.18.6 GPIO ## **Table 5-17. GPIO DC Characteristics** | PARAMETER | TEST CONDITIONS | MIN T | P MAX | UNIT | |----------------------------------------------------|---------------------------------------------------------------------------|----------------------|----------------------|------| | T <sub>A</sub> = 25 °C, V <sub>DDS</sub> = 1.8 V | | | | | | GPIO VOH at 8 mA load | IOCURR = 2, high-drive GPIOs only | 1,5 | 56 | V | | GPIO VOL at 8 mA load | IOCURR = 2, high-drive GPIOs only | 0 | 24 | V | | GPIO VOH at 4 mA load | IOCURR = 1 | 1.5 | 59 | V | | GPIO VOL at 4 mA load | IOCURR = 1 | 0.: | 21 | V | | GPIO pullup current | Input mode, pullup enabled, Vpad = 0 V | | 73 | μA | | GPIO pulldown current | Input mode, pulldown enabled, Vpad = VDDS | | 19 | μA | | GPIO low-to-high input transition, with hysteresis | IH = 1, transition voltage for input read as $0 \rightarrow 1$ | 1.0 | 08 | V | | GPIO high-to-low input transition, with hysteresis | IH = 1, transition voltage for input read as $1 \rightarrow 0$ | 0. | 73 | V | | GPIO input hysteresis | IH = 1, difference between $0 \rightarrow 1$ and $1 \rightarrow 0$ points | 0.: | 35 | V | | T <sub>A</sub> = 25 °C, V <sub>DDS</sub> = 3.0 V | | | | | | GPIO VOH at 8 mA load | IOCURR = 2, high-drive GPIOs only | 2.5 | 59 | V | | GPIO VOL at 8 mA load | IOCURR = 2, high-drive GPIOs only | 0 | 42 | V | | GPIO VOH at 4 mA load | IOCURR = 1 | 2.0 | 63 | V | | GPIO VOL at 4 mA load | IOCURR = 1 | 0 | 40 | V | | T <sub>A</sub> = 25 °C, V <sub>DDS</sub> = 3.8 V | | | | | | GPIO pullup current | Input mode, pullup enabled, Vpad = 0 V | 2 | 82 | μA | | GPIO pulldown current | Input mode, pulldown enabled, Vpad = VDDS | 1 | 10 | μA | | GPIO low-to-high input transition, with hysteresis | IH = 1, transition voltage for input read as $0 \rightarrow 1$ | 1.5 | 97 | V | | GPIO high-to-low input transition, with hysteresis | IH = 1, transition voltage for input read as $1 \rightarrow 0$ | 1.5 | 55 | V | | GPIO input hysteresis | IH = 1, difference between $0 \rightarrow 1$ and $1 \rightarrow 0$ points | 0 | 42 | V | | VIH | Lowest GPIO input voltage reliably interpreted as a<br>High | 0.8*V <sub>DDS</sub> | | V | | VIL | Highest GPIO input voltage reliably interpreted as a Low | | 0.2*V <sub>DDS</sub> | V | #### 6 Detailed Description #### 6.1 Overview Section 1.4 shows the core modules of the CC1352R device. #### 6.2 System CPU The CC1352R SimpleLink<sup>™</sup> Wireless MCU contains an Arm<sup>®</sup> Cortex<sup>®</sup>-M4F system CPU, which runs the application and the higher layers of radio protocol stacks. The system CPU is the foundation of a high-performance, low-cost platform that meets the system requirements of minimal memory implementation, and low-power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. Its features include the following: - ARMv7-M architecture optimized for small-footprint embedded applications - Arm Thumb<sup>®</sup>-2 mixed 16- and 32-bit instruction set delivers the high performance expected of a 32-bit Arm core in a compact memory size - · Fast code execution permits increased sleep mode time - · Deterministic, high-performance interrupt handling for time-critical applications - Single-cycle multiply instruction and hardware divide - Hardware division and fast digital-signal-processing oriented multiply accumulate - Saturating arithmetic for signal processing - IEEE 754-compliant single-precision Floating Point Unit (FPU) - Memory Protection Unit (MPU) for safety-critical applications - · Full debug with data matching for watchpoint generation - Data Watchpoint and Trace Unit (DWT) - JTAG Debug Access Port (DAP) - Flash Patch and Breakpoint Unit (FPB) - Trace support reduces the number of pins required for debugging and tracing - Instrumentation Trace Macrocell Unit (ITM) - Trace Port Interface Unit (TPIU) with asynchronous serial wire output (SWO) - Optimized for single-cycle flash memory access - Tightly connected to 8-KB 4-way random replacement cache for minimal active power consumption and wait states - Ultra-low-power consumption with integrated sleep modes - 48 MHz operation - 1.25 DMIPS per MHz #### 6.3 Radio (RF Core) The RF Core is a highly flexible and future proof radio module which contains an Arm Cortex-M0 processor that interfaces the analog RF and base-band circuitry, handles data to and from the system CPU side, and assembles the information bits in a given packet structure. The RF core offers a high level, command-based API to the main CPU that configurations and data are passed through. The Arm Cortex-M0 processor is not programmable by customers and is interfaced through the TI-provided RF driver that is included with the SimpleLink Software Development Kit (SDK). The RF core can autonomously handle the time-critical aspects of the radio protocols, thus offloading the main CPU, which reduces power and leaves more resources for the user application. Several signals are also available to control external circuitry such as RF switches or range extenders autonomously. Dual-band and multiprotocol solutions are enabled through time-sliced access of the radio, handled transparently for the application through the TI-provided RF driver and dual-mode manager. The various physical layer radio formats are partly built as a software defined radio where the radio behavior is either defined by radio ROM contents or by non-ROM radio formats delivered in form of firmware patches with the SimpleLink SDKs. This allows the radio platform to be updated for support of future versions of standards even with over-the-air (OTA) updates while still using the same silicon. #### NOTE Not all combinations of features, frequencies, data rates, and modulation formats described in this chapter are supported. Over time, TI can enable new physical radio formats (PHYs) for the device and provides performance numbers for selected PHYs in the data sheet. Supported radio formats for a specific device, including optimized settings to use with the TI RF driver, are included in the SmartRF Studio tool with performance numbers of selected formats found in Section 5. # 6.3.1 Proprietary Radio Formats The CC1352R radio can support a wide range of physical radio formats through a set of hardware peripherals combined with firmware available in the device ROM, covering various customer needs for optimizing towards parameters such as speed or sensitivity. This allows great flexibility in tuning the radio both to work with legacy protocols as well as customizing the behavior for specific application needs. Table 6-1 gives a simplified overview of features of the various radio formats available in ROM. Other radio formats may be available in the form of radio firmware patches or programs through the Software Development Kit (SDK) and may combine features in a different manner, as well as add other features. **Table 6-1. Feature Support** | Feature | Main 2-(G)FSK Mode | High Data Rates | Low Data Rates | SimpleLink™ Long Range | |----------------------------------------------|--------------------|----------------------|----------------------|------------------------| | Programmable preamble, sync word and CRC | Yes | Yes | Yes | No | | Programmable receive bandwidth | Yes | Yes | Yes (down to 4 kHz) | Yes | | Data / Symbol rate <sup>(1)</sup> | 20 to 1000 kbps | ≤ 2 Msps | ≤ 100 ksps | ≤ 20 ksps | | Modulation format | 2-(G)FSK | 2-(G)FSK<br>4-(G)FSK | 2-(G)FSK<br>4-(G)FSK | 2-(G)FSK | | Dual Sync Word | Yes | Yes | No | No | | Carrier Sense (2)(3) | Yes | No | No | No | | Preamble Detection (3) | Yes | Yes | Yes | No | | Data Whitening | Yes | Yes | Yes | Yes | | Digital RSSI | Yes | Yes | Yes | Yes | | CRC filtering | Yes | Yes | Yes | Yes | | Direct-sequence spread<br>spectrum<br>(DSSS) | No | No | No | 1:2<br>1:4<br>1:8 | | Forward error correction (FEC) | No | No | No | Yes | | Link Quality Indicator<br>(LQI) | Yes | Yes | Yes | Yes | <sup>(1)</sup> Data rates are only indicative. Data rates outside this range may also be supported. For some specific combinations of settings, a smaller range might be supported. <sup>(2)</sup> Carrier Sense can be used to implement HW-controlled listen-before-talk (LBT) and Clear Channel Assessment (CCA) for compliance with such requirements in regulatory standards. This is available through the CMD\_PROP\_CS radio API. <sup>(3)</sup> Carrier Sense and Preamble Detection can be used to implement sniff modes where the radio is duty cycled to save power. # 6.3.2 Bluetooth 5 low energy The RF Core offers full support for Bluetooth 5 low energy, including the high-sped 2-Mbps physical layer and the 500-kbps and 125-kbps long range PHYs (Coded PHY) through the TI provided Bluetooth 5 stack or through a high-level Bluetooth API. The Bluetooth 5 PHY and part of the controller are in radio and system ROM, providing significant savings in memory usage and more space available for applications. The new high-speed mode allows data transfers up to 2 Mbps, twice the speed of Bluetooth 4.2 and five times the speed of Bluetooth 4.0, without increasing power consumption. In addition to faster speeds, this mode offers significant improvements for energy efficiency and wireless coexistence with reduced radio communication time. Bluetooth 5 also enables unparalleled flexibility for adjustment of speed and range based on application needs, which capitalizes on the high-speed or long-range modes respectively. Data transfers are now possible at 2 Mbps, enabling development of applications using voice, audio, imaging, and data logging that were not previously an option using Bluetooth low energy. With high-speed mode, existing applications deliver faster responses, richer engagement, and longer battery life. Bluetooth 5 enables fast, reliable firmware updates. # 6.3.3 802.15.4 (Thread, Zigbee, 6LoWPAN) Through a dedicated IEEE radio API, the RF Core supports the 2.4-GHz IEEE 802.15.4-2011 physical layer (2 Mchips per second Offset-QPSK with DSSS 1:8), used in Thread, Zigbee, and 6LoWPAN protocols. The 802.15.4 PHY and MAC are in radio and system ROM. TI also provides royalty-free protocol stacks for Thread and Zigbee as part of the SimpleLink SDK, enabling a robust end-to-end solution. # 6.4 Memory The up to 352-KB nonvolatile (Flash) memory provides storage for code and data. The flash memory is insystem programmable and erasable. The last flash memory sector must contain a Customer Configuration section (CCFG) that is used by boot ROM and TI provided drivers to configure the device. This configuration is done through the ccfg.c source file that is included in all TI provided examples. The ultra-low leakage system static RAM (SRAM) is split into up to five 16-KB blocks and can be used for both storage of data and execution of code. Retention of SRAM contents in Standby power mode is enabled by default and included in Standby mode power consumption numbers. Parity checking for detection of bit errors in memory is built-in, which reduces chip-level soft errors and thereby increases reliability. System SRAM is always initialized to zeroes upon code execution from boot. To improve code execution speed and lower power when executing code from nonvolatile memory, a 4-way nonassociative 8-KB cache is enabled by default to cache and prefetch instructions read by the system CPU. The cache can be used as a general-purpose RAM by enabling this feature in the Customer Configuration Area (CCFG). There is a 4-KB ultra-low leakage SRAM available for use with the Sensor Controller Engine which is typically used for storing Sensor Controller programs, data and configuration parameters. This RAM is also accessible by the system CPU. The Sensor Controller RAM is not cleared to zeroes between system resets. The ROM includes a TI-RTOS kernel and low-level drivers, as well as significant parts of selected radio stacks, which frees up flash memory for the application. The ROM also contains a serial (SPI and UART) bootloader that can be used for initial programming of the device. #### 6.5 Sensor Controller The Sensor Controller contains circuitry that can be selectively enabled in both Standby and Active power modes. The peripherals in this domain can be controlled by the Sensor Controller Engine, which is a proprietary power-optimized CPU. This CPU can read and monitor sensors or perform other tasks autonomously; thereby significantly reducing power consumption and offloading the system CPU. The Sensor Controller Engine is user programmable with a simple programming language that has syntax similar to C. This programmability allows for sensor polling and other tasks to be specified as sequential algorithms rather than static configuration of complex peripheral modules, timers, DMA, register programmable state machines, or event routing. The main advantages are: - · Flexibility data can be read and processed in unlimited manners while still ensuring ultra-low power - 2 MHz low-power mode enables lowest possible handling of digital sensors - Dynamic reuse of hardware resources - 40-bit accumulator supporting multiplication, addition and shift - · Observability and debugging options Sensor Controller Studio is used to write, test, and debug code for the Sensor Controller. The tool produces C driver source code, which the System CPU application uses to control and exchange data with the Sensor Controller. Typical use cases may be (but are not limited to) the following: - · Read analog sensors using integrated ADC or comparators - Interface digital sensors using GPIOs, SPI, UART, or I<sup>2</sup>C (UART and I<sup>2</sup>C are bit-banged) - · Capacitive sensing - Waveform generation - Very low-power pulse counting (flow metering) - Key scan The peripherals in the Sensor Controller include the following: - The low-power clocked comparator can be used to wake the system CPU from any state in which the comparator is active. A configurable internal reference DAC can be used in conjunction with the comparator. The output of the comparator can also be used to trigger an interrupt or the ADC. - Capacitive sensing functionality is implemented through the use of a constant current source, a time-to-digital converter, and a comparator. The continuous time comparator in this block can also be used as a higher-accuracy alternative to the low-power clocked comparator. The Sensor Controller takes care of baseline tracking, hysteresis, filtering, and other related functions when these modules are used for capacitive sensing. - The ADC is a 12-bit, 200-ksamples/s ADC with eight inputs and a built-in voltage reference. The ADC can be triggered by many different sources including timers, I/O pins, software, and comparators. - The analog modules can connect to up to eight different GPIOs - · Dedicated SPI master with up to 6 MHz clock speed The peripherals in the Sensor Controller can also be controlled from the main application processor. # 6.6 Cryptography The CC1352R device comes with a wide set of modern cryptography-related hardware accelerators, drastically reducing code footprint and execution time for cryptographic operations. It also has the benefit of being lower power and improves availability and responsiveness of the system because the cryptography operations runs in a background hardware thread. Together with a large selection of open-source cryptography libraries provided with the Software Development Kit (SDK), this allows for secure and future proof IoT applications to be easily built on top of the platform. The hardware accelerator modules are: - True Random Number Generator (TRNG) module provides a true, nondeterministic noise source for the purpose of generating keys, initialization vectors (IVs), and other random number requirements. The TRNG is built on 24 ring oscillators that create unpredictable output to feed a complex nonlinearcombinatorial circuit. - Secure Hash Algorithm 2 (SHA-2) with support for SHA224, SHA256, SHA384, and SHA512 - Advanced Encryption Standard (AES) with 128 and 256 bit key lengths - **Public Key Accelerator** Hardware accelerator supporting mathematical operations needed for elliptic curves up to 512 bits and RSA key pair generation up to 1024 bits. Through use of these modules and the TI provided cryptography drivers, the following capabilities are available for an application or stack: # Key Agreement Schemes - Elliptic curve Diffie—Hellman with static or ephemeral keys (ECDH and ECDHE) - Elliptic curve Password Authenticated Key Exchange by Juggling (ECJ-PAKE) ### Signature Generation Elliptic curve Diffie-Hellman Digital Signature Algorithm (ECDSA) ### Curve Support - Short Weierstrass form (full hardware support), such as: - NIST-P224, NIST-P256, NIST-P384, NIST-P521 - Brainpool-256R1, Brainpool-384R1, Brainpool-512R1 - secp256r1 - Montgomery form (hardware support for multiplication), such as: - Curve25519 #### SHA2 based MACs - HMAC with SHA224, SHA256, SHA384, or SHA512 - Block cipher mode of operation - AESCCM - AESGCM - AESECB - AESCBC - AESCBC-MAC ## • True random number generation Other capabilities, such as RSA encryption and signatures as well as Edwards type of elliptic curves such as Curve1174 or Ed25519, can also be implemented using the provided hardware accelerators but are not part of the TI SimpleLink SDK for the CC1352R device. Product Folder Links: CC1352R #### 6.7 Timers A large selection of timers are available as part of the CC1352R device. These timers are: ### Real-Time Clock (RTC) A 70-bit 3-channel timer running on the 32 kHz low frequency system clock (SCLK\_LF) This timer is available in all power modes except Shutdown. The timer can be calibrated to compensate for frequency drift when using the LF RCOSC as the low frequency system clock. If an external LF clock with frequency different from 32.768 kHz is used, the RTC tick speed can be adjusted to compensate for this. When using TI-RTOS, the RTC is used as the base timer in the operating system and should thus only be accessed through the kernel APIs such as the Clock module. The real time clock can also be read by the Sensor Controller Engine to timestamp sensor data and also has dedicated capture channels. By default, the RTC halts when a debugger halts the device. # General Purpose Timers (GPTIMER) The four flexible GPTIMERs can be used as either 4x 32 bit timers or 8x 16 bit timers, all running on up to 48 MHz. Each of the 16- or 32-bit timers support a wide range of features such as one-shot or periodic counting, pulse width modulation (PWM), time counting between edges and edge counting. The inputs and outputs of the timer are connected to the device event fabric, which allows the timers to interact with signals such as GPIO inputs, other timers, DMA and ADC. The GPTIMERs are available in Active and Idle power modes. #### Sensor Controller Timers The Sensor Controller contains 3 timers: AUX Timer 0 and 1 are 16-bit timers with a 2<sup>N</sup> prescaler. Timers can either increment on a clock or on each edge of a selected tick source. Both one-shot and periodical timer modes are available. AUX Timer 2 is a 16-bit timer that can operate at 24 MHz, 2 MHz or 32 kHz independent of the Sensor Controller functionality. There are 4 capture or compare channels, which can be operated in one-shot or periodical modes. The timer can be used to generate events for the Sensor Controller Engine or the ADC, as well as for PWM output or waveform generation. #### Radio Timer A multichannel 32-bit timer running at 4 MHz is available as part of the device radio. The radio timer is typically used as the timing base in wireless network communication using the 32-bit timing word as the network time. The radio timer is synchronized with the RTC by using a dedicated radio API when the device radio is turned on or off. This ensures that for a network stack, the radio timer seems to always be running when the radio is enabled. The radio timer is in most cases used indirectly through the trigger time fields in the radio APIs and should only be used when running the accurate 48 MHz high frequency crystal is the source of SCLK\_HF. #### Watchdog timer The watchdog timer is used to regain control if the system operates incorrectly due to software errors. It is typically used to generate an interrupt to and reset of the device for the case where periodic monitoring of the system components and tasks fails to verify proper functionality. The watchdog timer runs on a 1.5 MHz clock rate and cannot be stopped once enabled. The watchdog timer pauses to run in Standby power mode and when a debugger halts the device. ### 6.8 Serial Peripherals and I/O The SSIs are synchronous serial interfaces that are compatible with SPI, MICROWIRE, and TI's synchronous serial interfaces. The SSIs support both SPI master and slave up to 4 MHz. The SSI modules support configurable phase and polarity. The UARTs implement universal asynchronous receiver and transmitter functions. They support flexible baud-rate generation up to a maximum of 3 Mbps. The I<sup>2</sup>S interface is used to handle digital audio and can also be used to interface pulse-density modulation microphones (PDM). The I<sup>2</sup>C interface is also used to communicate with devices compatible with the I<sup>2</sup>C standard. The I<sup>2</sup>C interface can handle 100 kHz and 400 kHz operation, and can serve as both master and slave. The I/O controller (IOC) controls the digital I/O pins and contains multiplexer circuitry to allow a set of peripherals to be assigned to I/O pins in a flexible manner. All digital I/Os are interrupt and wake-up capable, have a programmable pullup and pulldown function, and can generate an interrupt on a negative or positive edge (configurable). When configured as an output, pins can function as either push-pull or open-drain. Five GPIOs have high-drive capabilities, which are marked in **bold** in Section 4. All digital peripherals can be connected to any digital pin on the device. For more information, see the CC13x2, CC26x2 SimpleLink™ Wireless MCU Technical Reference Manual. ### 6.9 Battery and Temperature Monitor A combined temperature and battery voltage monitor is available in the CC1352R device. The battery and temperature monitor allows an application to continuously monitor on-chip temperature and supply voltage and respond to changes in environmental conditions as needed. The module contains window comparators to interrupt the system CPU when temperature or supply voltage go outside defined windows. These events can also be used to wake up the device from Standby mode through the Always-On (AON) event fabric. # 6.10 µDMA The device includes a direct memory access ( $\mu$ DMA) controller. The $\mu$ DMA controller provides a way to offload data-transfer tasks from the system CPU, thus allowing for more efficient use of the processor and the available bus bandwidth. The $\mu$ DMA controller can perform a transfer between memory and peripherals. The $\mu$ DMA controller has dedicated channels for each supported on-chip module and can be programmed to automatically perform transfers between peripherals and memory when the peripheral is ready to transfer more data. Some features of the µDMA controller include the following (this is not an exhaustive list): - Highly flexible and configurable channel operation of up to 32 channels - Transfer modes: memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral - Data sizes of 8, 16, and 32 bits - Ping-pong mode for continuous streaming of data # 6.11 Debug The on-chip debug support is done through a dedicated cJTAG (IEEE 1149.7) or JTAG (IEEE 1149.1) interface. The device boots by default into cJTAG mode and must be reconfigured to use 4-pin JTAG. # 6.12 Power Management To minimize power consumption, the CC1352R supports a number of power modes and power management features (see Table 6-2). Table 6-2. Power Modes | | SOFT | SOFTWARE CONFIGURABLE POWER MODES | | | | | | | | |------------------------------------|------------------------|-----------------------------------|-------------|-----------|------|--|--|--|--| | MODE | ACTIVE | IDLE | STANDBY | SHUTDOWN | HELD | | | | | | СРИ | Active | Off | Off | Off | Off | | | | | | Flash | On | Available | Off | Off | Off | | | | | | SRAM | On | On | Retention | Off | Off | | | | | | Supply System | On | On | Duty Cycled | Off | Off | | | | | | Register and CPU retention | Full | Full | Partial | No | No | | | | | | SRAM retention | Full | Full | Full | No | No | | | | | | 48 MHz high-speed clock (SCLK_HF) | XOSC_HF or RCOSC_HF | XOSC_HF or<br>RCOSC_HF | Off | Off | Off | | | | | | 2 MHz medium-speed clock (SCLK_MF) | RCOSC_MF | RCOSC_MF | Available | Off | Off | | | | | | 32 kHz low-speed clock (SCLK_LF) | XOSC_LF or<br>RCOSC_LF | XOSC_LF or RCOSC_LF | | | Off | | | | | | Peripherals | Available | Available | Off | Off | Off | | | | | | Sensor Controller | Available | Available | Available | Off | Off | | | | | | Wake-up on RTC | Available | Available | Available | Off | Off | | | | | | Wake-up on pin edge | Available | Available | Available | Available | Off | | | | | | Wake-up on reset pin | On | On | On | On | On | | | | | | Brownout detector (BOD) | On | On | Duty Cycled | Off | Off | | | | | | Power-on reset (POR) | On | On | On | Off | Off | | | | | | Watchdog timer (WDT) | Available | Available | Paused | Off | Off | | | | | In **Active** mode, the application system CPU is actively executing code. Active mode provides normal operation of the processor and all of the peripherals that are currently enabled. The system clock can be any available clock source (see Table 6-2). In **Idle** mode, all active peripherals can be clocked, but the Application CPU core and memory are not clocked and no code is executed. Any interrupt event brings the processor back into active mode. In **Standby** mode, only the always-on (AON) domain is active. An external wake-up event, RTC event, or Sensor Controller event is required to bring the device back to active mode. MCU peripherals with retention do not need to be reconfigured when waking up again, and the CPU continues execution from where it went into standby mode. All GPIOs are latched in standby mode. In **Shutdown** mode, the device is entirely turned off (including the AON domain and Sensor Controller), and the I/Os are latched with the value they had before entering shutdown mode. A change of state on any I/O pin defined as a *wake from shutdown pin* wakes up the device and functions as a reset trigger. The CPU can differentiate between reset in this way and reset-by-reset pin or power-on reset by reading the reset status register. The only state retained in this mode is the latched I/O state and the flash memory contents. www.ti.com The Sensor Controller is an autonomous processor that can control the peripherals in the Sensor Controller independently of the system CPU. This means that the system CPU does not have to wake up, for example to perform an ADC sampling or poll a digital sensor over SPI, thus saving both current and wake-up time that would otherwise be wasted. The Sensor Controller Studio tool enables the user to program the Sensor Controller, control its peripherals, and wake up the system CPU as needed. All Sensor Controller peripherals can also be controlled by the system CPU. #### NOTE The power, RF and clock management for the CC1352R device require specific configuration and handling by software for optimized performance. This configuration and handling is implemented in the TI-provided drivers that are part of the CC1352R software development kit (SDK). Therefore, TI highly recommends using this software framework for all application development on the device. The complete SDK with TI-RTOS (optional), device drivers, and examples are offered free of charge in source code. # 6.13 Clock Systems The CC1352R device has several internal system clocks. The 48 MHz SCLK\_HF is used as the main system (MCU and peripherals) clock. This can be driven by the internal 48 MHz RC Oscillator (RCOSC\_HF) or an external 48 MHz crystal (XOSC\_HF). Radio operation requires an external 48 MHz crystal. SCLK\_MF is an internal 2 MHz clock that is used by the Sensor Controller in low-power mode and also for internal power management circuitry. The SCLK\_MF clock is always driven by the internal 2 MHz RC Oscillator (RCOSC\_MF). SCLK\_LF is the 32.768 kHz internal low-frequency system clock. It can be used by the Sensor Controller for ultra-low-power operation and is also used for the RTC and to synchronize the radio timer before or after Standby power mode. SCLK\_LF can be driven by the internal 32.8 kHz RC Oscillator (RCOSC\_LF), a 32.768 kHz watch-type crystal, or a clock input on any digital IO. When using a crystal or the internal RC oscillator, the device can output the 32 kHz SCLK\_LF signal to other devices, thereby reducing the overall system cost. # 6.14 Network Processor Depending on the product configuration, the CC1352R device can function as a wireless network processor (WNP - a device running the wireless protocol stack with the application running on a separate host MCU), or as a system-on-chip (SoC) with the application and protocol stack running on the system CPU inside the device. In the first case, the external host MCU communicates with the device using SPI or UART. In the second case, the application must be written according to the application framework supplied with the wireless protocol stack. # 7 Application, Implementation, and Layout #### **NOTE** Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. For general design guidelines and hardware configuration guidelines, refer to CC13xx/CC26xx Hardware Configuration and PCB Design Considerations Application Report. # 7.1 Reference Designs The following reference designs should be followed closely when implementing designs using the CC1352R device. Special attention must be paid to RF component placement, decoupling capacitors and DCDC regulator components, as well as ground connections for all of these. # **CC1352R LaunchPad™ Development Kit Design Files** The CC1352R LaunchPad Design Files contain detailed schematics and layouts to build application specific boards using the CC1352R device. # Sub-1 GHz and 2.4 GHz Antenna Kit for LaunchPad™ Development Kit and SensorTag The antenna kit allows real-life testing to identify the optimal antenna for your application. The antenna kit includes 16 antennas for frequencies from 169 MHz to 2.4 GHz, including: - PCB antennas - Helical antennas - Chip antennas - Dual band antennas for 868 and 915 MHz combined with 2.4 GHz The antenna kit includes a JSC cable to connect to the Wireless MCU LaunchPad Development Kits and SensorTags. # 8 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed as follows. #### 8.1 Tools and Software The CC1352R device is supported by a variety of software and hardware development tools. #### **Development Kit** # **CC1352R LaunchPad™ Development Kit** The CC1352R LaunchPad™ Development Kit enables development of high-performance wireless applications in the 863 - 930 MHz and 2.4 GHz frequency bands that benefit from low-power operation. The kit features the CC1352R dual-band and multiprotocol SimpleLink Wireless MCU. The kit works with the LaunchPad ecosystem, easily enabling additional functionality like sensors, display, and more. The built-in EnergyTrace™ software is an energy-based code analysis tool that measures and displays the application's energy profile and helps to optimize it for ultra-low-power consumption. #### Software # SimpleLink™ CC13X2-CC26X2 SDK The SimpleLink CC13X2-CC26X2 Software Development Kit (SDK) provides a complete package for the development of wireless applications on the CC13X2 / CC26X2 family of devices. The SDK includes a comprehensive software package for the CC1352R device, including the following protocol stacks: - Bluetooth Low Energy 4 and 5 - Thread (based on OpenThread) - Zigbee 3.0 - TI 15.4-stack an IEEE 802.15.4 based star networking solution for Sub-1- and 2.4 GHz - EasyLink a large set of building blocks for building proprietary RF software stacks - Multiprotocol support concurrent operation between stacks using the Dynamic Multiprotocol Manager (DMM) The SimpleLink CC13X2-CC26X2 SDK is part of Tl's SimpleLink MCU platform, offering a single development environment that delivers flexible hardware, software and tool options for customers developing wired and wireless applications. For more information about the SimpleLink MCU Platform, visit <a href="http://www.ti.com/simplelink">http://www.ti.com/simplelink</a>. ### **Development Tools** ### **Code Composer Studio™ Integrated Development Environment (IDE)** Code Composer Studio is an integrated development environment (IDE) that supports TI's Microcontroller and Embedded Processors portfolio. Code Composer Studio comprises a suite of tools used to develop and debug embedded applications. It includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features. The intuitive IDE provides a single user interface taking you through each step of the application development flow. Familiar tools and interfaces allow users to get started faster than ever before. Code Composer Studio combines the advantages of the Eclipse<sup>®</sup> software framework with advanced embedded debug capabilities from TI resulting in a compelling feature-rich development environment for embedded developers. CCS has support for all SimpleLink Wireless MCUs and includes support for EnergyTrace™ software (application energy usage profiling). A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink SDK. Code Composer Studio is provided free of charge when used in conjunction with the XDS debuggers included on a LaunchPad Development Kit. # **Code Composer Studio™ Cloud IDE** Code Composer Studio (CCS) Cloud is a web-based IDE that allows you to create, edit and build CCS and Energia<sup>TM</sup> projects. After you have successfully built your project, you can download and run on your connected LaunchPad. Basic debugging, including features like setting breakpoints and viewing variable values is now supported with CCS Cloud. # IAR Embedded Workbench® for Arm® IAR Embedded Workbench<sup>®</sup> is a set of development tools for building and debugging embedded system applications using assembler, C and C++. It provides a completely integrated development environment that includes a project manager, editor, and build tools. IAR has support for all SimpleLink Wireless MCUs. It offers broad debugger support, including XDS110, IAR I-jet<sup>TM</sup> and Segger J-Link<sup>TM</sup>. A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink SDK. IAR is also supported out-of-the-box on most software examples provided as part of the SimpleLink SDK. A 30-day evaluation or a 32 KB size-limited version is available through iar.com. ## **SmartRF™ Studio** SmartRF™ Studio is a Windows® application that can be used to evaluate and configure SimpleLink Wireless MCUs from Texas Instruments. The application will help designers of RF systems to easily evaluate the radio at an early stage in the design process. It is especially useful for generation of configuration register values and for practical testing and debugging of the RF system. SmartRF Studio can be used either as a standalone application or together with applicable evaluation boards or debug probes for the RF device. Features of the SmartRF Studio include: - Link tests send and receive packets between nodes - Antenna and radiation tests set the radio in continuous wave TX and RX states - Export radio configuration code for use with the TI SimpleLink SDK RF driver - Custom GPIO configuration for signaling and control of external switches #### **Sensor Controller Studio** Sensor Controller Studio is used to write, test and debug code for the Sensor Controller peripheral. The tool generates a Sensor Controller Interface driver, which is a set of C source files that are compiled into the System CPU application. These source files also contain the Sensor Controller binary image and allow the System CPU application to control and exchange data with the Sensor Controller. Features of the Sensor Controller Studio include: - Ready-to-use examples for several common use cases - Full toolchain with built-in compiler and assembler for programming in a C-like programming language - Provides rapid development by using the integrated sensor controller task testing and debugging functionality, including visualization of sensor data and verification of algorithms # **CCS UniFlash** CCS UniFlash is a standalone tool used to program on-chip flash memory on TI MCUs. UniFlash has a GUI, command line, and scripting interface. CCS UniFlash is available free of charge. # 8.1.1 SimpleLink™ Microcontroller Platform The SimpleLink microcontroller platform sets a new standard for developers with the broadest portfolio of wired and wireless Arm® MCUs (System-on-Chip) in a single software development environment. Delivering flexible hardware, software and tool options for your IoT applications. Invest once in the SimpleLink software development kit and use throughout your entire portfolio. Learn more on ti.com/simplelink. # 8.2 Documentation Support To receive notification of documentation updates on data sheets, errata, application notes and similar, navigate to the device product folder on ti.com/product/CC1352R. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. The current documentation that describes the MCU, related peripherals, and other technical collateral is listed as follows. #### **TI Resource Explorer** #### **TI Resource Explorer** Software examples, libraries, executables, and documentation are available for your device and development board. #### **Errata** #### CC1352R Silicon Errata The silicon errata describes the known exceptions to the functional specifications for each silicon revision of the device and description on how to recognize a device revision. # **Application Reports** # Getting Started With the CC13XX and CC26XX Sensor Controller The application note is an introduction to the low-power Sensor Controller in the CC1352R device. It explains the benefits of using the Sensor Controller in various use cases and demonstrates how low power consumption is achievable when using the Sensor Controller. #### **Technical Reference Manual (TRM)** # CC13x2, CC26x2 SimpleLink™ Wireless MCU TRM The TRM provides a detailed description of all modules and peripherals available in the device family. # 8.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community The TI engineer-to-engineer (E2E) community was created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. TI Embedded Processors Wiki Established to help developers get started with Embedded Processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices. #### 8.4 Trademarks SmartRF, SimpleLink, LaunchPad, EnergyTrace, Code Composer Studio, E2E are trademarks of Texas Instruments. Arm, Cortex, Arm Thumb are registered trademarks of Arm Limited (or its subsidiaries). Bluetooth is a registered trademark of Bluetooth SIG Inc. Eclipse is a registered trademark of Eclipse Foundation. CoreMark is a registered trademark of Embedded Microprocessor Benchmark Consortium. I-jet is a trademark of IAR Systems AB. IAR Embedded Workbench is a registered trademark of IAR Systems AB. Windows is a registered trademark of Microsoft Corporation. J-Link is a trademark of SEGGER Microcontroller Systeme GmbH. Wi-Fi is a registered trademark of Wi-Fi Alliance. Wi-SUN is a registered trademark of Wi-SUN Alliance Inc. Zigbee is a registered trademark of Zigbee Alliance Inc. All other trademarks are the property of their respective owners. ## 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 9 Mechanical, Packaging, and Orderable Information # 9.1 Packaging Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # PACKAGE OPTION ADDENDUM 15-May-2019 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | Pins | _ | | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|----------------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | CC1352R1F3RGZR | ACTIVE | VQFN | RGZ | 48 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | CC1352<br>R1F3 | Samples | | CC1352R1F3RGZT | ACTIVE | VQFN | RGZ | 48 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | CC1352<br>R1F3 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 15-May-2019 # PACKAGE MATERIALS INFORMATION www.ti.com 15-May-2019 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CC1352R1F3RGZR | VQFN | RGZ | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | | CC1352R1F3RGZT | VQFN | RGZ | 48 | 250 | 180.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 15-May-2019 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | CC1352R1F3RGZR | VQFN | RGZ | 48 | 2500 | 336.6 | 336.6 | 31.8 | | CC1352R1F3RGZT | VQFN | RGZ | 48 | 250 | 210.0 | 185.0 | 35.0 | 7 x 7, 0.5 mm pitch PLASTIC QUADFLAT PACK- NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224671/A PLASTIC QUADFLAT PACK- NO LEAD # NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUADFLAT PACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUADFLAT PACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated