# 4V3422 Data Sheets (Vision 1.1)

4V3422

# **2M-Bits FIFO Field Memory**

| Contents:                            |    |
|--------------------------------------|----|
| 1.0 Description                      | 3  |
| 2.0 Features                         |    |
| 3.0 Applications                     | 3  |
| 4.0 Ordering Information             | 3  |
| 5.0 Pin-out Diagram                  | 4  |
| 6.0 Pin Description                  | 5  |
| 7.0 Electrical Characteristics       | 5  |
| 7.1 Absolute Maximum Ratings         | 5  |
| 7.2 Recommended Operating Conditions | 6  |
| 7.3 DC Characteristics               | 6  |
| 7.4 AC Characteristics               | 6  |
| 7.5 Timing Diagrams                  | 8  |
| 8 Functional Description             | 12 |
| 8.1 Operation                        | 13 |
| 8.2 Application Note                 | 14 |
| 9.0 Mechanical Drawing               | 15 |

## **1.0 Description**

The 4V3422 is a general purpose FIFO (First-In-First-Out) memory. The product consists of 2Mbits of memory cell, and is configured as 262,144 words x 8 bit allowing sequentially buffer data without sending address for data read or write. The chip embeds complicated DRAM controller so that its bus interface is very user-friendly.

2M-bits size of memory capacity can hold not only for one TV field, but also enough to hold a whole PC video frame which normally contains 640x480 or 720x480 bytes. The 4V3422 device is available in 28-pin SOP package and is pin/function compatible to industrial standard, such as AL422B FIFO (of AverLogic).

## 2.0 Features

- 256K (262,144) x 8 bits FIFO organization
- Support VGA, NTSC or PAL resolutions
- Independent read/write operations (different I/O data rates acceptable)
- High speed asynchronous serial access
- Read/write cycle time: 20ns
- Access time: 15ns
- Output enable control (data skipping)
- Self refresh
- 5V or 3.3V power supply
- Standard 28-pin SOP package
- (option) 28-pin SOP Pb-free package

## **3.0 Applications**

- Multimedia systems
- Video capture systems
- Video editing systems
- Scan rate converters
- TV's picture in picture feature
- Time base correction (TBC)
- Frame synchronizer
- Digital video camera
- Buffer for communications systems

## 4.0 Ordering Information

| Part number | Package            | Power Supply | Status      |
|-------------|--------------------|--------------|-------------|
| 4V3422      | 28-pin plastic SOP | +3.3 volt    | Shipping    |
| 4V3422-PBF  | 28-pin plastic SOP | +3.3 volt    | Sample 2006 |

#### 5.0 Pin-out Diagram



# 6.0 Pin Description

| Pin name | Pin #        | I/O type           | Function                |
|----------|--------------|--------------------|-------------------------|
| DI0~DI7  | 1~4, 11~14   | input              | Data input              |
| WCK      | 9            | Input              | Write clock             |
| /WE      | 5            | Input (active low) | Write enable            |
| /WRST    | 8            | Input (active low) | Write reset             |
| DO0~DO7  | 15~18, 25~28 | Output (tristate)  | Data output             |
| RCK      | 20           | Input              | Read clock              |
| /RE      | 24           | Input (active low) | Read enable             |
| /RRST    | 21           | Input (active low) | Read reset              |
| /OE      | 22           | Input (active low) | Output enable           |
| TST      | 7            | Input              | Test pin (pulled-down)* |
| VDD      | 10           |                    | 5V or 3.3V              |
| DEC/VDD  | 19           |                    | Decoupling cap input    |
| GND      | 6, 23        |                    | Ground                  |

# 7.0 Electrical Characteristics

## 7.1 Absolute Maximum Ratings

| Parameter        |                         | Rat                             | Unit                           |    |
|------------------|-------------------------|---------------------------------|--------------------------------|----|
|                  |                         | 3.3V application 5V application |                                |    |
| V <sub>DD</sub>  | Supply Voltage          | -1.0 ~ +4.5                     | -1.0 ~ +7.0                    | V  |
| V <sub>P</sub>   | Pin Voltage             | -1.0 ~ +5.5                     | -1.0 $\sim V_{\text{DD}}$ +0.5 | V  |
| Io               | Output Current          | -20 ~ +20                       | -20 ~ +20                      | mA |
| T <sub>AMB</sub> | Ambient Op. Temperature | 0~+70                           | $0 \sim +70$                   | °C |
| T <sub>stg</sub> | Storage temperature     | -55 ~ +125                      | -55 ~ +125                     | °C |

## 7.2 Recommended Operating Conditions

| Parameter                  |                          | 3.3V application |      | 5V application |                      | Unit |
|----------------------------|--------------------------|------------------|------|----------------|----------------------|------|
|                            | I diameter               | Min              | Max  | Min            | Max                  | Omt  |
| $V_{\text{DD}}$            | Supply Voltage           | +3.0             | +3.6 | +4.5           | +5.25                | V    |
| $\mathbf{V}_{\mathrm{IH}}$ | High Level Input Voltage | +2.0             | +5.5 | +3.0           | $V_{\text{DD}}$ +0.5 | V    |
| V <sub>IL</sub>            | Low Level Input Voltage  | -1.0             | +0.8 | -1.0           | +0.8                 | V    |

#### 7.3 DC Characteristics

| Parameter        |                          | 3.3V application |     | 5V application  |      |     | T.T.: :4        |      |
|------------------|--------------------------|------------------|-----|-----------------|------|-----|-----------------|------|
|                  | Parameter                | Min              | Тур | Max             | Min  | Тур | Max             | Unit |
| I <sub>DD</sub>  | Operating Current @20MHz | -                | 33  | -               | -    | 50  | -               | mA   |
| I <sub>DD</sub>  | Operating Current @30MHz | -                | 45  | -               | -    | 66  | -               | mA   |
| I <sub>DD</sub>  | Operating Current @40MHz | -                | 57  | -               | -    | 82  | -               | mA   |
| I <sub>DD</sub>  | Operating Current @50MHz | -                | 68  | -               | -    | 97  | -               | mA   |
| I <sub>DDS</sub> | Standby Current          | -                | 7   | -               | -    | 12  | -               | mA   |
| V <sub>OH</sub>  | Hi-level Output Voltage  | $0.7V_{DD}$      | -   | V <sub>DD</sub> | +3.0 | -   | V <sub>DD</sub> | V    |
| V <sub>OL</sub>  | Lo-level Output Voltage  | -                | -   | +0.4            | -    | -   | +0.4            | V    |
| $I_{LI}$         | Input Leakage Current    | -10              | -   | +10             | -10  | -   | +10             | μΑ   |
| ILO              | Output Leakage Current   | -10              | -   | +10             | -10  | -   | +10             | μΑ   |

 $(V_{DD} = 5V \text{ or } 3.3V, Vss = 0V. T_{AMB} = 0 \text{ to } 70^{\circ}C)$ 

### 7.4 AC Characteristics

| $(V_{DD} = 5V \text{ or } 3.3V)$ | , Vss= $0V$ , $T_{AMB}$ | $= 0 \text{ to } 70^{\circ}\text{C}$ |
|----------------------------------|-------------------------|--------------------------------------|
|----------------------------------|-------------------------|--------------------------------------|

| Parameter                    |                      | 3.3V application |      | 5V application |      | Unit |
|------------------------------|----------------------|------------------|------|----------------|------|------|
|                              | raianieter           |                  | Max  | Min            | Max  | Unit |
| $T_{\rm wc}$                 | WCK Cycle Time       | 20               | 1000 | 20             | 1000 | ns   |
| $T_{\scriptscriptstyle WPH}$ | WCK High Pulse Width | 7                | -    | 7              | -    | ns   |
| $T_{\scriptscriptstyle WPL}$ | WCK Low Pulse Width  | 7                | -    | 7              | -    | ns   |
| $T_{\text{RC}}$              | RCK Cycle Time       | 20               | 1000 | 20             | 1000 | ns   |
| $T_{\text{RPH}}$             | RCK High Pulse Width | 7                | -    | 7              | -    | ns   |
| $T_{\text{RPL}}$             | RCK Low Pulse Width  | 7                | -    | 7              | -    | ns   |

| T <sub>AC</sub>              | Access Time              | -  | 15 | -  | 15 | ns |
|------------------------------|--------------------------|----|----|----|----|----|
| Тон                          | Output Hold Time         | 4  | -  | 4  | -  | ns |
| T <sub>HZ</sub>              | Output High-Z Setup Time | 3  | 15 | 4  | 15 | ns |
| T <sub>LZ</sub>              | Output Low-Z Setup Time  | 3  | 15 | 4  | 15 | ns |
| T <sub>wrs</sub>             | /WRST Setup Time         | 5  | -  | 6  | -  | ns |
| $T_{\rm WRH}$                | /WRST Hold Time          | 2  | -  | 3  | -  | ns |
| $T_{\text{rrs}}$             | /RRST Setup Time         | 5  | -  | 6  | -  | ns |
| $T_{\rm RRH}$                | /RRST Hold Time          | 2  | -  | 3  | -  | ns |
| $T_{\rm DS}$                 | Input Data Setup Time    | 5  | -  | 6  | -  | ns |
| $T_{\rm DH}$                 | Input Data Hold Time     | 2  | -  | 3  | -  | ns |
| $T_{\scriptscriptstyle WES}$ | /WE Setup Time           | 5  | -  | 6  | -  | ns |
| $T_{\scriptscriptstyle WEH}$ | /WE Hold Time            | 2  | -  | 3  | -  | ns |
| $T_{\scriptscriptstyle WPW}$ | /WE Pulse Width          | 10 | -  | 10 | -  | ns |
| $T_{\text{res}}$             | /RE Setup Time           | 5  | -  | 6  | -  | ns |
| $T_{\text{REH}}$             | /RE Hold Time            | 2  | -  | 3  | -  | ns |
| $T_{\text{RPW}}$             | /RE Pulse Width          | 10 | -  | 10 | -  | ns |
| $T_{\text{OES}}$             | /OE Setup Time           | 5  | -  | 6  | -  | ns |
| Тоен                         | /OE Hold Time            | 2  | -  | 3  | -  | ns |
| T <sub>opw</sub>             | /OE Pulse Width          | 10 | -  | 10 | -  | ns |
| T <sub>tr</sub>              | Transition Time          | 2  | 20 | 3  | 20 | ns |
| CI                           | Input Capacitance        | -  | 7  | -  | 7  | pF |
| Co                           | Output Capacitance       | -  | 7  | -  | 7  | pF |

- Input voltage levels are defined as VIH=3.0V and VIL=0.4V.
- The read address needs to be at least 128 cycles after the write address.



## 7.5 Timing Diagrams





Read Cycle Timing (Read Reset)



Read Cycle Timing (Read Enable)



Read Cycle Timing (Output Enable)



Write Cycle Timing (Write Enable)



Read Cycle Timing (RE, RRST)



Write Cycle Timing (WE, WRST)

## **8 Functional Description**

The I/O pin-outs and functions are described as follows:

**DI7~DI0 Data Input**: Data is input on the rising edge of the cycle of WCK when /WE is pulled low (enabled).

**DO7~DO0 Data Output:** Data output is synchronized with the RCK clock. Data is obtained at the rising edge of the RCK clock when /RE is pulled low. The access time is defined from the rising edge of the RCK cycle.

**WCK Write Clock Input:** The write data input is synchronized with this clock. Write data is input at the rising edge of the WCK cycle when /WE is pulled low (enabled). The internal write address pointer is incremented automatically with this clock input.

**RCK Read Clock Input:** The read data output is synchronized with this clock. Read data output at the rising edge of the RCK cycle when /OE is pulled low (enabled). The internal read address pointer is incremented with this clock input.

/WE Write Enable Input: /WE controls the enabling/disabling of the data input. When /WE is pulled low, input data is acquired at the rising edge of the WCK cycle. When /WE is pulled high, the memory does not accept data input. The write address pointer is stopped at the current position. /WE signal is fetched at the rising edge of the WCK cycle.

/**RE Read Enable Input:** /RE controls the operation of the data output. When /RE is pulled low, output data is provided at the rising edge of the RCK cycle and the internal read address is incremented automatically. /RE signal is fetched at the rising edge of the RCK cycle.

/OE Output Enable Input: /OE controls the enabling/disabling of the data output. When /OE is pulled low, output data is provided at the rising edge of the RCK cycle. When /OE is pulled high, data output is disabled and the output pins remain at high impedance status. /OE signal is fetched at the rising edge of RCK cycle.

**/WRST Write Reset Input:** This reset signal initializes the write address to 0, and is fetched at the rising edge of the WCK input cycle.

**/RRST Write Reset Input:** This reset signal initializes the read address to 0, and is fetched at the rising edge of the RCK input cycle.

TST Test Pin: For testing purpose only. It should be pulled low for normal applications.

DEC: Decoupling cap pin should be connected to the 3.3V power with 0.1µF bypass capacitor.

#### 8.1 Operation

#### Initialization

Apply /WRST and /RRST 0.1ms after power on, then follow the following instructions for normal operation.

#### **Reset Operation**

The reset signal can be given at any time regardless of the /WE, /RE and /OE status, however, they still need to meet the setup time and hold time requirements with reference to the clock input. When the reset signal is provided during disabled cycles, the reset operation is not executed until cycles are enabled again. After WRST and RRST signals are pulled low, the data output and input start from address 0.

#### Write Operation

Data input DI7~DI0 is written into the write register at the WCK input when /WE is pulled low. The write data should meet the setup time and hold time requirements with reference to the WCK input cycle.

Write operation is prohibited when /WE is pulled high, and the write address pointer is stopped at the current position. The write address starts from there when the /WE is pulled low again. The /WE signal needs to meet the setup time and hold time requirements with reference to the WCK input cycle.

#### **Read Operation**

Data output DO7~DO0 is written into the read register at the RCK input when both /RE and /OE are pulled low. The output data is ready after  $T_{AC}$  (access time) from the rising edge of the RCK input cycle.

The read address pointer is stopped at the current position when /RE is pulled high, and starts there when /RE is pulled low again.

/OE needs to be pulled low for read operations. When /OE is pulled high, the data outputs will be at high impedance stage. The read address pointer still increases synchronously with RCK regardless of the /OE status. The /RE and /OE signals need to meet the setup time and hold time requirements with reference to the RCK input cycle.

When the new data is read, the read address should be between 128 to 393,247 cycles after the write address, otherwise the output may not be new data.

## 8.2 Application Note

Power Supply



DO External Load



### 9.0 Mechanical Drawing



28 PIN PLASTIC SOP:

Version 1.1

Information in this document is believed to be accurate and reliable. However, no responsibility is assumed for its use, nor for any infringements of patents or other rights of third parties which may result from its use.