PERICOM<sup>®</sup>

### HDMI 1.4b 1:2 Splitter/Demux for 3.4Gbps Data Rate with Equalization & Pre-emphasis

#### **Features**

- Support up to 3.4Gbps TMDS Serial Link Compliant with HDMI 1.4b requirement
- HDMI 1-to-2 Splitter or 1-to-2 DeMux with Equalization & Pre-emphasis up to 340 MHz Clock
- AC or DC Coupled Differential Signaling Input
- Configurable TMDS Output Signal with Port Selection, Pre-emphasis, Voltage Swing, Slew Rate Control
- Support Squelch Mode with Built-in Clock detector
- Control Status Register controlled by Pin strap or I<sup>2</sup>C mode programming
- ESD Protection on I/O pins to connector: 8KV Contact per IEC6100-4-2 and 2KV HBM
- Supply Voltage: 3.3V
- Industrial Temperature Range: -40°C to 85°C
- Packaging (Pb-free & Green): 56-contact TQFN (ZB56)



Pericom Semiconductor's PI3HDX412BD, active-drive switch solution is targeted for high-resolution video networks that are based on  $\rm HDMI^{TM}/\rm DVI$  standards, and TMDS signal processing.

The PI3HDX412BD is an active single TMDS channel to two TMDS channel Splitter and DeMux with Hi-Z outputs. The device drives differential signals to multiple video display units.

It provides controllable output swing levels that can be controlled through pin control or I2C control, depending on the mode select pin. This solution also provides a unique advanced pre-emphasis technique to increase rise and fall times.

The maximum HDMI<sup>TM</sup>/DVI data rate of 3.4Gbps provides a 1920x1080 @60Hz resolution or 4K @30Hz required for 4K HDTV and PC graphics products. Due to its active unidirectional feature, this switch is designed for usage only for the video driver's side. For PC graphics application, the device sits at the driver's side to switch between multiple display units, such as PC LCD monitor, projector, TV, etc.

PI3HDX412BD ensures transmitting high bandwidth video streams from PC graphics source to end display units. It will also provide enhanced robust ESD/EOS protection, which is required by many consumer video networks today.



PI3HDX412BD Package & Pinout

All trademarks are property of their respective owners.



#### **Application Block Diagram**

www.pericom.com

#### TMDS In/Out Pin Assignment

| Pin # | Pin Name | Туре                                                                                                                                          | Description                                                        |  |  |  |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--|--|--|
| 4     | D2P      | Ι                                                                                                                                             |                                                                    |  |  |  |
| 5     | D2N      | Ι                                                                                                                                             |                                                                    |  |  |  |
| 7     | D1P      | Ι                                                                                                                                             | Input Port. TMDS Clock and Data Input pins. When Input Termination |  |  |  |
| 8     | D1N      | Ι                                                                                                                                             | Resistor (Rt = 50 Ohm) tied to VDD or GND, Rpd=200 kOhm shall be   |  |  |  |
| 9     | D0P      | Ι                                                                                                                                             | "OFF" state.                                                       |  |  |  |
| 10    | D0N      | Ι                                                                                                                                             | I2C registers can control Rt and Rpd ON/OFF state.                 |  |  |  |
| 12    | CLKP     | Ι                                                                                                                                             |                                                                    |  |  |  |
| 13    | CLKN     | Ι                                                                                                                                             |                                                                    |  |  |  |
| 25    | CLKN2    | 0                                                                                                                                             |                                                                    |  |  |  |
| 26    | CLKP2    | 0                                                                                                                                             |                                                                    |  |  |  |
| 28    | D0N2     | CLKN2         O           CLKP2         O           D0N2         O           D0P2         O           D1N2         O           D1P2         O |                                                                    |  |  |  |
| 29    | D0P2     | 0                                                                                                                                             | Output Port 1. TMDS Clock and Data Output pins. ROUT_SEL pin en-   |  |  |  |
| 31    | D1N2     | 0                                                                                                                                             | ables Output Termination Resistor (Rout=50 Ohm).                   |  |  |  |
| 32    | D1N2 O   |                                                                                                                                               |                                                                    |  |  |  |
| 34    | D2N2     | 0                                                                                                                                             |                                                                    |  |  |  |
| 35    | D2P2     | 0                                                                                                                                             |                                                                    |  |  |  |
| 37    | CLKN1    | 0                                                                                                                                             |                                                                    |  |  |  |
| 38    | CLKP1    | 0                                                                                                                                             |                                                                    |  |  |  |
| 40    | D0N1     | 0                                                                                                                                             |                                                                    |  |  |  |
| 41    | D0P1     | 0                                                                                                                                             | Output Port 2. TMDS Clock and Data Output pins. ROUT_SEL pin en-   |  |  |  |
| 43    | D1N1     | 0                                                                                                                                             | ables Output Termination Resistor (Rout=50 Ohm).                   |  |  |  |
| 44    | D1P1     | 0                                                                                                                                             |                                                                    |  |  |  |
| 46    | D2N1     | 0                                                                                                                                             |                                                                    |  |  |  |
| 47    | D2P1     | 0                                                                                                                                             |                                                                    |  |  |  |

Note: In TMDS Data and Clock Differential Pair, the polarity +/- (or P/N) of each pair can use interchangeably. When input TMDS Input Clock polarity +/- pin swaps, output TMDS Clock of port 1 and port 2 shall swapped accordingly.

**PI3HDX412BD** 3.4Gbps HDMI 1.4b 1:2 Splitter/Demux with Equalization & Pre-emphasis

#### **Control Pins**

| Pin #    | Pin Name                      | Туре | Description                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                              |                                                        |          |  |  |
|----------|-------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------|--|--|
|          |                               |      | Mode Selection Pin. Internal pull-up at 100K Ohm.                                                                                                                                                                                                                            |                                                                                                                                                                                                              |                                                        |          |  |  |
| 1        | MS                            | I    | "High" : I <sup>2</sup> C Con                                                                                                                                                                                                                                                | trol Mode Selectio                                                                                                                                                                                           | 'n                                                     |          |  |  |
|          |                               |      |                                                                                                                                                                                                                                                                              | trol Mode Selectio                                                                                                                                                                                           |                                                        |          |  |  |
| 19<br>20 | EQ2/SCL_CTL<br>EQ1/SDA_CTL    | ΙΟ   | Bus specification<br>Pin#1 MS sets "H<br>Pin#1 MS sets "L<br>Internally Pull-U                                                                                                                                                                                               | 2 pin or I <sup>2</sup> C Clock<br>h, up to 400 Kbps.<br>Iigh" : Pin#19 assig<br>ow" : Pin#19 assig<br>Ip at 100 Kohm an<br>setting table is sho<br>EQ2<br>(Pin# 19)<br>0<br>0<br>M<br>0<br>M<br>1<br>1<br>1 | ins to SCL_CTL p<br>ns to EQ2 pin<br>d Pull-Down at 10 | 00 Kohm. |  |  |
|          |                               |      | Shared Pin. SW                                                                                                                                                                                                                                                               | or EMP or I2C_A                                                                                                                                                                                              | DR pins.                                               |          |  |  |
| 49<br>50 | 50SW2/I2C_ADR151EMP1/I2C_ADR2 | I    | When Pin#1 MS="High" : These Shared Pins assign to I2C_ADR[3:0]<br>When Pin#1 MS="Low" : These Shared Pins assign to SW1/2 and EMP1/2<br>These SW2 and SW1 pins control output voltage swing adjustment as following<br>table. These SW pins have internal Pull-Up 100K Ohm. |                                                                                                                                                                                                              |                                                        |          |  |  |
|          |                               |      | SW2 (Pin#50)                                                                                                                                                                                                                                                                 | SW1 (Pin#49)                                                                                                                                                                                                 | Output Voltage                                         | e Swing  |  |  |
| 52       | EIVIP2/12C_ADR3               |      | 0                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                            | 500 mV                                                 | Ŭ        |  |  |
|          |                               |      | 0                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                            | -10 %                                                  |          |  |  |
|          |                               |      | 1                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                            | +10 %                                                  |          |  |  |
|          |                               |      | 1                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                            | +20 %                                                  |          |  |  |

14-0020



| Pin # | Pin Name    | Туре | Description                                                                                                                                                                                                         |                  |                                                                                                                             |  |  |  |
|-------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
|       |             |      | EMP2 and EMP1 pins control output voltage pre-emphasis. These pins have internally Pull-Up 100 Kohm.                                                                                                                |                  |                                                                                                                             |  |  |  |
| 49    |             |      | EMP2 (Pin#52)                                                                                                                                                                                                       | EMP1 (Pin#51)    | Pre-emphasis Setting (dB)                                                                                                   |  |  |  |
| 50    | (Continued) | I    | 0                                                                                                                                                                                                                   | 0                | 0                                                                                                                           |  |  |  |
|       | 51<br>52    |      | 0                                                                                                                                                                                                                   | 1                | 1.5                                                                                                                         |  |  |  |
| 52    |             |      | 1                                                                                                                                                                                                                   | 0                | 2.5                                                                                                                         |  |  |  |
|       |             |      | 1                                                                                                                                                                                                                   | 1                | 3.5                                                                                                                         |  |  |  |
| 56    | OE          | I    | Output Enable Control pin. Internally pull-up at 100 Kohm.<br>"High" : Output Port Enable<br>"Low" : Turn off Rout and Rt(termination resistor). TMDS Receiver and T<br>Output Drivers are "OFF" state.             |                  |                                                                                                                             |  |  |  |
| 54    | DR          | Ι    | Direction Control pin<br>"High" : All ports are Active at same time<br>"Low" : Output Ports are controlled by SEL1 (Pin#55) control                                                                                 |                  |                                                                                                                             |  |  |  |
| 55    | SEL1        | I    | Port 1 or Port 2 Output Enable Selection pin. Internal pull-up at 100 Kohm.<br>"High" : Enable Output Port 2<br>"Low" : Enable Output Port 1                                                                        |                  |                                                                                                                             |  |  |  |
| 16    | SEL_OUT     | 0    | SEL_OUT pin. I <sup>2</sup> C Register Offset 0x00 Bit[5] can control this pin status.         Offset 0x00 Bit[5] ="1" : Enable Output Port 1 Output         Offset 0x00 Bit[5] ="0" : Disable Output Port 1 Output |                  |                                                                                                                             |  |  |  |
| 17    | ROUT_SEL    | I    | "High" : Source Te<br>Output Driver                                                                                                                                                                                 | ermination Outpu | nternal pull-up at 100K Ohm.<br>t (Rout) Resistor is "ON", connect to VDD in<br>(Rout) Resistor is "OFF". Open-Drain Output |  |  |  |



3.4Gbps HDMI 1.4b 1:2 Splitter/Demux with Equalization & Pre-emphasis

#### **Power/Ground Pins**

| Pin #                     | Pin Name | Туре   | Description                                                                          |
|---------------------------|----------|--------|--------------------------------------------------------------------------------------|
| 18                        | VDD18    | Power  | LDO Output Pin for internal core supplier. Add external 4.7 uF ca-<br>pacitor to GND |
| 3,14,21,23,27,33,39,45,53 | GND      | Ground | Ground Pins                                                                          |
| 2,6,11,15,24,30,36,42,48  | VDD      | Power  | 3.3V Power Supply                                                                    |

PERICOM<sup>®</sup>

# **Block Diagram**



All trademarks are property of their respective owners.



## **Functional Description**

#### Squelch Mode:

Output Disable (Squelch) Mode uses TMDS Clock channel signal detection. When low voltage levels on the TMDS input clock signals are detected, Squelch state enables and TMDS output port signals shall disable; when the TMDS clock input signal levels are above a pre-determined threshold voltage, output ports shall return to the normal voltage swing levels.

When enable Squelch mode, input termination resistor will be enabled together. When Squelch is disabled through I2C register programming RX\_SET[1]="1" and no TMDS input signal condition, TMDS D[0:2]P/N will be undetermined status. In Squelch state, TMDS output is high impedance state or TMDS output port shall 50 Ohm pull-up at source termination output.

#### **Function Control Table**

| OE        | MS        | DR | SEL1 | HDMI Outputs         |
|-----------|-----------|----|------|----------------------|
| 0         | Х         | Х  | х    | All Port Disable     |
| Pin Cotro | ol Mode   |    |      |                      |
| 1         | 0         | 1  | х    | All Ports Enable     |
| 1         | 0         | 0  | 0    | Enable Port 1        |
| 1         | 0         | 0  | 1    | Enable Port 2        |
| I2C Cont  | trol Mode |    |      |                      |
| 1         | 1         | х  | x    | I2C Programming Mode |

# I<sup>2</sup>C Register Control Programming

# I<sup>2</sup>C Register Control

| Pin Name                  | I/O | Description                                                      |
|---------------------------|-----|------------------------------------------------------------------|
| SCL_CTL                   | Ι   | I2C Clock, compatible with I2C-bus specification, up to 400 kb/s |
| SDA_CTL                   | IO  | I2C Data, compatible with I2C-bus specification, up to 400 kb/s  |
| I2C_ADR[3:0]              | Ι   | I2C Control Address Setting                                      |
| Byte output : 0x00 - 0x07 | 0   | I2C Control registers output                                     |

# I<sup>2</sup>C Address Byte

|              | b[7]<br>MSB | b[6] | b[5] | b[4] | b[3] | b[2] | b[1] | b[0]<br>(R/W) |
|--------------|-------------|------|------|------|------|------|------|---------------|
| Address Byte | 1           | 0    | 1    | A3   | A2   | A1   | A0   | 1/0*          |

Note: Read "1", Write "0"

All trademarks are property of their respective owners.



**PI3HDX412BD** 3.4Gbps HDMI 1.4b 1:2 Splitter/Demux with Equalization & Pre-emphasis

| Offset | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Power Up<br>Condition | Туре |
|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|
| 0x00   | CONFIG[7:0] | <ul> <li>[7] Enable TMDS Standby mode.<br/>In standby mode, TMDS equalizer and output driver<br/>shall power down.<br/>"0": Standby mode<br/>"1": Normal mode</li> <li>[6] Reserved</li> <li>[5] Output TMDS Port 1 Select<br/>"0": Disable<br/>"1": Enable</li> <li>[4] Output TMDS Port 2 Selected<br/>"0": Disable<br/>"1": Enable</li> <li>[3] Reserved</li> <li>[2:0] Reserved</li> </ul>                                                                                     | 0xFF                  | R/W  |
|        |             | <ul> <li>TMDS Receiver Equalization Setting Registers</li> <li>[7] Disable Input Port input termination resistors</li> <li>"0": Enable Rpd connection</li> <li>"1": Disable Rpd connection</li> <li>[6] TMDS Input termination V-bias selection</li> <li>"0": Connect to GND</li> <li>"1": Connect to VDD</li> <li>[5] V-bias register selection enable</li> <li>"0": bit[6] control disable</li> <li>"1": bit[6] control enable</li> <li>[4:2] EQ programmable setting</li> </ul> |                       |      |
| 0x01   | RX_SET[7:0] | $ \begin{bmatrix} b[4:2] & EQ Setting (dB) \\ 000 & 2.5 \\ 001 & 5 \\ 010 & 7.5 \\ 011 & 10 \\ 100 & 12.5 \\ 101 & 15 \\ 110 & 17.5 \\ 111 & 20 \\ \end{bmatrix} $ $ \begin{bmatrix} 1 \end{bmatrix} Squelch Control Bit \\ "0": Squelch enable \\ "1": Squelch disable \\ \begin{bmatrix} 0 \end{bmatrix} Reserved $                                                                                                                                                              | 0x00                  | R/W  |
| 0x02   | Reserved    | [7:0] Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x00                  | R/W  |



**PI3HDX412BD** 3.4Gbps HDMI 1.4b 1:2 Splitter/Demux with Equalization & Pre-emphasis

| Offset | Name                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            | Power Up<br>Condition | Туре |
|--------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|
| 0x03   | TX_SET[7:0] for          | <ul> <li>TMDS Port 1 Output setting</li> <li>[7] TMDS output control     "0": Open drain     "1": Double termination</li> <li>[6:4] TMDS output Pre-emphasis control     "000": 0 dB     "001": 1.5 dB     "010": 2.5 dB     "011": 3.5 dB     "11xx": 6 dB (750 mVpp swing)</li> <li>[3:2] TMDS output swing setting     "00": 500 mV as default     "01": -10%     "10": +10%     "11": +20%</li> <li>[1:0] TMDS output slew rate setting</li> </ul> | 0x00                  | R/W  |
|        | TX_SET[7:0] for<br>port2 | <ul> <li>"00": as default</li> <li>"01" / "10": + 5%</li> <li>"11": +10%</li> <li>TMDS Port 2 Output setting</li> <li>[7] TMDS output control</li> <li>"0": Open drain</li> </ul>                                                                                                                                                                                                                                                                      |                       |      |
| 0x04   |                          | "1": Double termination<br>[6:4] TMDS output Pre-emphasis control<br>"000" : 0 dB<br>"001" : 1.5 dB<br>"010" : 2.5 dB<br>"011" : 3.5 dB<br>"1xx" : 6 dB ( 750 mVpp swing)                                                                                                                                                                                                                                                                              | 0x00                  | R/W  |
|        |                          | <ul> <li>[3:2] TMDS output swing setting<br/>"00": 500 mV as default setting<br/>"01": -10%<br/>"10": +10%<br/>"11": +20%</li> <li>[1:0] TMDS output slew rate setting<br/>"00": Default setting<br/>"01" / "10": + 5%</li> </ul>                                                                                                                                                                                                                      |                       |      |
| 0x05   | Reserved                 | "11": +10%<br>[7:0] Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x00                  | R/W  |
| )x05   | Reserved                 | [7:0] Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x00                  | R/W  |
| /      | 10001704                 | [,] 10001100                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.01                  |      |



## I<sup>2</sup>C Data Transfer

#### 1. Read Sequence



#### 2. Write Sequence



All trademarks are property of their respective owners.



## Absolute Maximum Ratings

| Supply Voltage to Ground Potential 4     | .5V |
|------------------------------------------|-----|
| DC SIG Voltage0.5V to V <sub>DD</sub> +0 |     |
| Storage Temperature65°C to +15           | 0°C |
| Operating Temperature40 to +8            | 5°C |

Note: Stresses greater than those listed under MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **Thermal Characteristics**

| Symbol            | Parameter                               | Ratings | Units |
|-------------------|-----------------------------------------|---------|-------|
| T <sub>Jmax</sub> | Junction Temperature                    | 125     | °C    |
| R <sub>θJC</sub>  | Thermal Resistance, Junction to Case    | 5       | °C/W  |
| R <sub>0JA</sub>  | Thermal Resistance, Junction to Ambient | 24      |       |

## Electrical Characteristics TJ=25 °C unless otherwise noted

### DC Specifications VDD=3.3V +/- 10%

| Symbol           | Parameter                                                               | Test<br>Conditions               | Min.    | Тур. | Max.    | Units |
|------------------|-------------------------------------------------------------------------|----------------------------------|---------|------|---------|-------|
| V <sub>DD</sub>  | Operation Voltage                                                       |                                  | 3.0     | 3.3  | 3.6     | V     |
| I <sub>DD</sub>  | VDD Supply Current                                                      |                                  |         | 250  | 290     | mA    |
| I <sub>DDQ</sub> | VDD Quiescent Current                                                   | OE = 1, No<br>input signal       |         | 50   | 80      | mA    |
| I <sub>STB</sub> | Standby mode                                                            | OE = 0                           |         | 1    | 5       | mA    |
| TMDS Diffe       | erential Pins                                                           |                                  |         |      |         |       |
| V <sub>OH</sub>  | Single-ended high level output voltage                                  | VDD = 3.3 V,<br>Rout=50 $\Omega$ | VDD-10  |      | VDD+10  | mV    |
| VOL              | Single-ended low level output voltage                                   |                                  | VDD-600 |      | VDD-400 | mV    |
| Vswing           | Single-ended output swing voltage                                       |                                  | 400     |      | 600     | mV    |
| VOD(O)           | Overshoot of output differential voltage                                |                                  |         |      | 180     | mV    |
| VOD(U)           | Undershoot of output differential volt-<br>age                          |                                  |         |      | 200     | mV    |
| VOC(SS)          | Change in steady-state common- mode output voltage between logic states |                                  |         |      | 5       | mV    |
| IOS              | Short Circuit output current                                            |                                  | -12     |      | 12      | mA    |
| IOS              | Short Circuit output current at double termination mode                 |                                  | -24     |      | 24      | mA    |

# PI3HDX412BD

3.4Gbps HDMI 1.4b 1:2 Splitter/Demux with Equalization & Pre-emphasis

| Symbol                                            | Parameter                                                           | Test<br>Conditions               | Min.   | Тур. | Max.   | Units |
|---------------------------------------------------|---------------------------------------------------------------------|----------------------------------|--------|------|--------|-------|
| VI(open)                                          | Single-ended input voltage under high impedance input or open input | IL = 10 uA                       | VDD-10 |      | VDD+10 | mV    |
| RT                                                | Input termination resistance                                        | VIN = 2.9 V                      | 45     | 50   | 55     | Ohm   |
| IOZ                                               | Leakage current with Hi-Z I/O                                       | VDD = 3.6 V,<br>OE = 0           |        | 30   | 100    | μΑ    |
| Control pins (OE, SEL1, EMP2, EMP1, SW2, SW1, MS) |                                                                     |                                  |        |      |        |       |
| I <sub>IH</sub>                                   | High level digital input current                                    | V <sub>IH</sub> =V <sub>DD</sub> | -10    |      | 10     | μA    |
| I <sub>IL</sub>                                   | Low level digital input current                                     | $V_{IL} = GND$                   | -50    |      | 10     | μΑ    |
| V <sub>IH</sub>                                   | High level digital input voltage                                    |                                  | 2.4    |      |        | V     |
| V <sub>IL</sub>                                   | Low level digital input voltage                                     |                                  | 0      |      | 0.8    | V     |

## **AC Specifications**

| Symbol             | Parameter                                                              | Test<br>Conditions             | Min. | Тур. | Max. | Units |
|--------------------|------------------------------------------------------------------------|--------------------------------|------|------|------|-------|
| tpd                | Propagation delay                                                      |                                |      |      | 2000 | ps    |
| tr                 | Differential output signal rise time (20%<br>- 80%), 0 dB / Open drain | VDD=3.3V,<br>ROUT=50 ohm       |      | 117  |      | ps    |
| tf                 | Differential output signal fall time (20%<br>- 80%), 0 dB / Open drain |                                |      | 117  |      | ps    |
| t <sub>sk(p)</sub> | Pulse skew                                                             |                                |      | 15   | 50   | ps    |
| t <sub>sk(D)</sub> | Intra-pair differential skew                                           |                                |      | 25   | 50   | ps    |
| t <sub>sk(O)</sub> | Inter-pair differential skew                                           |                                |      |      | 100  | ps    |
| t <sub>sx</sub>    | Select to switch output                                                |                                |      |      | 550  | ns    |
| t <sub>en</sub>    | Enable time                                                            |                                |      | 1    | 10   | us    |
| t <sub>dis</sub>   | Disable time                                                           |                                |      |      | 50   | ns    |
| tjit_clk(pp)       | Peak-to-peak output jitter CLK residual jitter                         | Data: 3.4 Gbps<br>data pattern |      | 10   |      | ps    |
| tjit_data(pp)      | Peak-to-peak output jitter Date residual<br>jitter                     | Clock: 340 MHz                 |      | 28   |      | ps    |

Note:

1. Overshoot of output differential voltage  $V_{OD(O)} = (V_{SWING(MAX)} * 2) * 15\%$ 

2. Undershoot of output differential voltage V<sub>OD(O)</sub> = (V<sub>SWING(MIN)</sub> \*2) \* 25%





#### **Inter-pair Skew Definition**



#### **Intra-pair Skew Definition**



#### **Test Setup of DC-coupled TMDS Input Measurement**





### **Rise/Fall Time and Single-ended Swing Voltage**



#### **Typical Splitter Application**



# **Power Supply Decoupling Circuit**

It is recommended to put 0.1  $\mu$ F decoupling capacitors on each VDD pins of our part, there are four 0.1  $\mu$ F decoupling capacitors are put in Figure 1 with an assumption of only four VDD pins on our part, if there is more or less VDD pins on our Pericom parts, the number of 0.1  $\mu$ F decoupling capacitors should be adjusted according to the actual number of VDD pins. On top of 0.1  $\mu$ F decoupling capacitors on each VDD pins, it is recommended to put a 10  $\mu$ F decoupling capacitor near our part's VDD, it is for stabilizing the power supply for our part. Ferrite bead is also recommended for isolating the power supply for our part and other power supplies in other parts of the circuit. But, it is optional and depends on the power supply conditions of other circuits.



Recommended Power Supply Decoupling Capacitor Diagram

## **Requirements on the De-coupling Capacitors**

There is no special requirement on the material of the capacitors. Ceramic capacitors are generally being used with typically materials of X5R or X7R.



## Layout and Decoupling Capacitor Placement Consideration

- Each 0.1 µF decoupling capacitor should be placed as close as possible to each VDD pin.
- VDD and GND planes should be used to provide a low impedance path for power and ground.
- Via holes should be placed to connect to VDD and GND planes directly.
- Trace should be as wide as possible
- Trace should be as short as possible.
- The placement of decoupling capacitor and the way of routing trace should consider the power flowing criteria.
- 10  $\mu F$  Capacitor should also be placed closed to our part and should be placed in the middle location of 0.1  $\mu F$  capacitors.
- Avoid the large current circuit placed close to our part; especially when it is shared the same VDD and GND planes. Since large current flowing on our VDD or GND planes will generate a potential variation on the VDD or GND of our part.



Decoupling Capacitor Placement Diagram



#### Package Mechanical: 56-pin TQFN (ZB56)



Note:

For latest package info, please check: http://www.pericom.com/products/packaging

#### **Ordering Information**

| Ordering Code  | Package Code | Package Description                                   |
|----------------|--------------|-------------------------------------------------------|
| PI3HDX412BDZBE | ZB           | 56-pin, Pb-free & Green TQFN, Source Termination Type |

Notes:

Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ PI3HDX412B : Root Part Number -D/E : D= Source Termination TMDS Top Mount Type, E = Source Termination TMDS Bottom Mount Type -ZB = 56-pin TQFN Package Type -E = Pb-free and Green Adding an -X Suffix = Tape/Reel Type



# **Related Products Information**

| Part Number  | Product Description                                                                 |  |
|--------------|-------------------------------------------------------------------------------------|--|
| PI3HDX414    | HDMI 1.4b 3.4Gbps Splitter 1:4 with Signal Conditioning                             |  |
| PI3HDX1204   | HDMI 2.0 Redriver for 6Gbps Application                                             |  |
| PI3HDS20412  | Wide Voltage Range DisplayPort & HDMI 2.0 Video Switch                              |  |
| PI3HDX511A   | HDMI 1.4b 3.4Gbps Redriver and DP++ Level Shifter                                   |  |
| PI3EQXDP1201 | DisplayPort 1.2 Re-driver with Built-in AUX Listener                                |  |
| PI3VDP1430   | Dual Mode DisplayPort to HDMI Level Shifter and Re-driver                           |  |
| PI3VDP3212   | 2-Lane DisplayPort1.2 Compliant Passive Switch                                      |  |
| PI3VDP12412  | 4-Lane DisplayPort1.2 Compliant Passive Switch                                      |  |
| PI3HDMI521   | HDMI 1.4b 3.4Gbps 2:1 Switch/Re-driver with built-in ARC and Fast Switching support |  |
| PI3HDMI336   | Active HDMI 3:1 Switch/Re-driver with I <sup>2</sup> C control and ARC Transmitter  |  |

## DISCLAIMER

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH PERICOM PRODUCT. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANT-ED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN PERICOM'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROP-ERTY RIGHT.

Pericom may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined". Pericom reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specification. Current characterized errata are available on request.

Contact your local Pericom Sales office or your distributor to obtain the latest specifications and before placing your product order.

Copyright 2014 Pericom Corporation. All rights reserved. Pericom and the Pericom logo are trademarks of Pericom Corporation in the U.S. and other countries.

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                                 |
|--------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Information     | Formative / In Design | Datasheet contains the design specifications for product de-<br>velopment. Specifications may change in any manner without<br>notice.                                                                      |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will<br>be published at a later date. Pericom Semiconductor reserves<br>the right to make changes at any time without notice to improve<br>design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Pericom Semiconductor<br>reserves the right to make changes at any time without notice to<br>improve the design.                                                  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontin-<br>ued by Pericom Semiconductor. The datasheet is for reference<br>information only.                                                     |

## **PRODUCT STATUS DEFINITIONS**