**FAIRCHILD** SEMICONDUCTOR

### February 2004

优迪半导体有限公司

# FDD6685

# 30V P-Channel PowerTrench<sup>o</sup> MOSFET

#### **General Description**

This P-Channel MOSFET is a rugged gate version of Fairchild Semiconductor's advanced PowerTrench process. It has been optimized for power management applications requiring a wide range of gave drive voltage ratings (4.5V – 25V).

#### Features

- -40 A, -30 V.  $R_{DS(ON)} = 20 \text{ m}\Omega @ V_{GS} = -10 \text{ V}$  $R_{DS(ON)} = 30 \text{ m}\Omega @ V_{GS} = -4.5 \text{ V}$
- Fast switching speed
- High performance trench technology for extremely low  $R_{\text{DS}(\text{ON})}$
- High power and current handling capability
- Qualified to AEC Q101





### Absolute Maximum Ratings TA=25°C unless otherwise noted

| Symbol                   | Parameter                                                               |           | Ratings     | Units |
|--------------------------|-------------------------------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>         | Drain-Source Voltage                                                    |           | -30         | V     |
| V <sub>GSS</sub>         | Gate-Source Voltage                                                     |           | ±25         | V     |
| I <sub>D</sub> Cor       | Continuous Drain Current @T <sub>c</sub> =25°C<br>@T <sub>A</sub> =25°C | (Note 3)  | -40         |       |
|                          |                                                                         | (Note 1a) | -11         | А     |
|                          | Pulsed, $PW \le 100 \mu s$ (Note 1b)                                    |           | -100        |       |
| P <sub>D</sub> Power Dis | Power Dissipation for Single Operation                                  | (Note 1)  | 52          | W     |
|                          |                                                                         | (Note 1a) | 3.8         |       |
|                          |                                                                         | (Note 1b) | 1.6         |       |
| $T_{J}, T_{STG}$         | Operating and Storage Junction Temperature Range                        |           | -55 to +175 | °C    |

## **Thermal Characteristics**

| R <sub>eJC</sub>    | Thermal Resistance, Junction-to-Case    | (Note 1)  | 2.9 | °C/W |
|---------------------|-----------------------------------------|-----------|-----|------|
| R <sub>θJA</sub>    | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 40  | °C/W |
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 96  | °C/W |

This product has been designed to meet the extreme test conditions and environment demanded by the automotive industry. For a copy of the requirements, see AEC Q101 at http://www.aecouncil.com/

Reliability data can be found at: http://www.fairchildsemi.com/products/discrete/reliability/index.html. All Fairchild Semiconductor products are manufactured, assembled and tested under ISO9000 and QS9000 quality systems certification.

| Device MarkingDeviceFDD6685FDD6685     |                          | Reel SizeTape Wi13"12mm          |                                                                                                                          | dth          |     | Quantity<br>2500 units |          |       |
|----------------------------------------|--------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------|-----|------------------------|----------|-------|
|                                        |                          |                                  |                                                                                                                          | ۱            |     |                        |          |       |
| Electric                               | al Char                  | acteristics                      | T <sub>A</sub> = 25°C unless otherwise                                                                                   | noted        |     |                        |          |       |
| Symbol                                 |                          | Parameter                        | Test Condi                                                                                                               | tions        | Min | Тур                    | Max      | Units |
| Drain-So                               | urce Ava                 | lanche Ratings (Note             | 4)                                                                                                                       |              |     |                        |          |       |
| E <sub>AS</sub>                        | 0                        | se Drain-Source                  | $I_{\rm D} = -11  {\rm A}$                                                                                               |              |     | 42                     |          | mJ    |
| AS                                     | Avalanche<br>Maximum     | Drain-Source                     |                                                                                                                          |              |     | -11                    |          | A     |
| 10                                     | Avalanche                | Current                          |                                                                                                                          |              |     |                        |          |       |
| Off Chara                              | acteristic               | S                                |                                                                                                                          |              |     |                        |          |       |
| BV <sub>DSS</sub>                      | Drain-Sou                | rce Breakdown Voltage            | $V_{GS} = 0 \text{ V}, I_{D} = -250 \text{ J}$                                                                           | ιA           | -30 |                        |          | V     |
| <u>ΔBVdss</u><br>ΔTj                   | Breakdown<br>Coefficient | n Voltage Temperature            | $I_D = -250 \ \mu A$ , Referen                                                                                           |              |     | -24                    |          | mV/°C |
| DSS                                    | Zero Gate                | Voltage Drain Current            | $V_{DS} = -24 \text{ V},  V_{GS} =$                                                                                      |              |     |                        | -1       | μΑ    |
| GSS                                    | Gate-Bod                 | y Leakage                        | $V_{GS} = \pm 25V$ , $V_{DS} =$                                                                                          | 0 V          |     |                        | ±100     | nA    |
| On Chara                               | acteristic               | S (Note 2)                       |                                                                                                                          |              |     |                        |          |       |
| V <sub>GS(th)</sub>                    | Gate Three               | shold Voltage                    | $V_{\text{DS}} = V_{\text{GS}}, \ I_{\text{D}} = -250$                                                                   | μA           | -1  | -1.8                   | -3       | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ |                          | shold Voltage<br>ire Coefficient | $I_D = -250 \ \mu A$ , Referen                                                                                           | nced to 25°C |     | 5                      |          | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drai<br>On–Resist |                                  | $ \begin{array}{ll} V_{GS} = -10 \ V, & I_D = \\ V_{GS} = -4.5 \ V, & I_D = \\ V_{GS} = -10 \ V, I_D = -11 \end{array} $ | –9 A         |     | 14<br>21<br>20         | 20<br>30 | mΩ    |
| I <sub>D(on)</sub>                     | On-State                 | Drain Current                    | $V_{GS} = -10 \text{ V}, \text{ V}_{DS}$                                                                                 |              | -20 |                        |          | А     |
| <b>g</b> fs                            | Forward T                | ransconductance                  | $V_{DS} = -5 \ V, \qquad I_D =$                                                                                          | –11 A        |     | 26                     |          | S     |
| Dvnamic                                | Characte                 | eristics                         | •                                                                                                                        |              |     |                        |          |       |
|                                        | Input Capa               |                                  | $V_{DS} = -15 \text{ V}, \text{ V}_{GS}$                                                                                 | = 0 V.       |     | 1715                   |          | pF    |
| C <sub>oss</sub>                       | Output Ca                |                                  | f = 1.0 MHz                                                                                                              | ,            | -   | 440                    |          | pF    |
| C <sub>rss</sub>                       | Reverse T                | ransfer Capacitance              |                                                                                                                          |              | -   | 225                    |          | pF    |
| R <sub>G</sub>                         | Gate Resis               | stance                           | $V_{GS} = 15 \text{ mV}, \text{ f} = 1000 \text{ f}$                                                                     | 1.0 MHz      |     | 3.6                    |          | Ω     |
| Switchin                               | g Charac                 | teristics (Note 2)               | •                                                                                                                        |              |     |                        |          |       |
| t <sub>d(on)</sub>                     | Ĭ                        | Delay Time                       | $V_{DD} = -15 V$ , $I_{D} =$                                                                                             | –1 A.        |     | 17                     | 31       | ns    |
| t <sub>r</sub>                         | Turn–On F                | Rise Time                        | $V_{GS} = -10 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                      |              |     | 11                     | 21       | ns    |
| t <sub>d(off)</sub>                    | Turn–Off E               | Delay Time                       |                                                                                                                          |              |     | 43                     | 68       | ns    |
| t <sub>f</sub>                         | Turn–Off F               |                                  | 1                                                                                                                        |              |     | 21                     | 34       | ns    |
| Q <sub>g</sub>                         | Total Gate               |                                  | $V_{DS} = -15V, I_D =$                                                                                                   | –11 A,       | 1   | 17                     | 24       | nC    |
| Q <sub>gs</sub>                        |                          | rce Charge                       | $V_{GS} = -5 V$                                                                                                          |              |     | 9                      |          | nC    |
| Q <sub>gd</sub>                        | Gate-Drai                | n Charge                         |                                                                                                                          |              |     | 4                      |          | nC    |
| Drain_Sc                               | ource Dio                | de Characteristics               | and Maximum Ra                                                                                                           | atings       |     |                        |          |       |
| V <sub>SD</sub>                        | 1                        | rce Diode Forward                | $V_{GS} = 0 \text{ V},  I_S = -3.2$                                                                                      |              |     | -0.8                   | -1.2     | V     |
| Trr                                    | Ŭ                        | erse Recovery Time               | IF = -11 A,                                                                                                              |              |     | 26                     |          | ns    |
| Qrr                                    |                          | erse Recovery Charge             | diF/dt = 100 A/µs                                                                                                        |              |     | 13                     |          | nC    |



| Electrical Character                                        | <b>istics</b> $T_A = 25^{\circ}C$ unless otherwise noted                                                                                                                                  |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Notes:                                                      |                                                                                                                                                                                           |
| <b>1.</b> $R_{A,IA}$ is the sum of the junction-to-case     | and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of                                                                      |
| the drain pins. R <sub>BJC</sub> is guaranteed by c         | design while R <sub>eCA</sub> is determined by the user's board design.                                                                                                                   |
|                                                             |                                                                                                                                                                                           |
|                                                             | a) $R_{BJA} = 40^{\circ}$ C/W when mounted on a b) $R_{BJA} = 96^{\circ}$ C/W when mounted                                                                                                |
|                                                             | a) R <sub>eJA</sub> = 40°C/W when mounted on a<br>1in <sup>2</sup> pad of 2 oz copper b R <sub>eJA</sub> = 96°C/W when mounted<br>on a minimum pad.                                       |
|                                                             |                                                                                                                                                                                           |
| Scale 1 : 1 on letter size paper                            |                                                                                                                                                                                           |
| 2. Pulse Test: Pulse Width < 300µs, Duty                    | / Cycle < 2.0%                                                                                                                                                                            |
| 3. Maximum current is calculated as:                        | $\sqrt{\frac{P_{D}}{R_{DS(CM)}}}$ where P <sub>D</sub> is maximum power dissipation at T <sub>C</sub> = 25°C and R <sub>DS(cm)</sub> is at T <sub>J(max)</sub> and V <sub>GS</sub> = 10V. |
|                                                             |                                                                                                                                                                                           |
| 4. Starting $T_J = 25^{\circ}C$ , $L = 0.69mH$ , $I_{AS} =$ | -11A                                                                                                                                                                                      |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |
|                                                             |                                                                                                                                                                                           |





优迪半导体有限公司



www.udf-ic.com



优迪半导体有限公司



www.udf-ic.com

| TRADEMARKS                                                                                                                                                                                                                                                                                                              |  |                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                              |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.                                                                                                                                      |  |                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                              |  |
| ACEx <sup>™</sup><br>ActiveArray <sup>™</sup><br>Bottomless <sup>™</sup><br>CoolFET <sup>™</sup><br><i>CROSSVOLT</i> <sup>™</sup><br>DOME <sup>™</sup><br>EcoSPARK <sup>™</sup><br>E <sup>2</sup> CMOS <sup>™</sup><br>EnSigna <sup>™</sup><br>FACT <sup>™</sup><br>Across the boar<br>The Power Fran<br>Programmable A |  | LittleFET <sup>TM</sup><br>MICROCOUPLER <sup>TM</sup><br>MicroFET <sup>TM</sup><br>MicroPak <sup>TM</sup><br>MICROWIRE <sup>TM</sup><br>MSX <sup>TM</sup><br>MSXPro <sup>TM</sup><br>OCX <sup>TM</sup><br>OCXPro <sup>TM</sup> | POP <sup>TM</sup><br>Power247 <sup>TM</sup><br>PowerSaver <sup>TM</sup><br>PowerTrench <sup>®</sup><br>QFET <sup>®</sup><br>QS <sup>TM</sup><br>QT Optoelectronics <sup>TM</sup><br>Quiet Series <sup>TM</sup><br>RapidConfigure <sup>TM</sup><br>RapidConnect <sup>TM</sup><br>SILENT SWITCHER <sup>®</sup><br>SMART START <sup>TM</sup><br>SPM <sup>TM</sup> | Stealth <sup>™</sup><br>SuperFET <sup>™</sup><br>SuperSOT <sup>™</sup> -3<br>SuperSOT <sup>™</sup> -6<br>SuperSOT <sup>™</sup> -8<br>SyncFET <sup>™</sup><br>TinyLogic <sup>®</sup><br>TINYOPTO <sup>™</sup><br>TruTranslation <sup>™</sup><br>UHC <sup>™</sup><br>UltraFET <sup>®</sup><br>VCX <sup>™</sup> |  |
| DISCLAIMER                                                                                                                                                                                                                                                                                                              |  |                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                              |  |

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

优迪半导体有限公司

#### PRODUCT STATUS DEFINITIONS

**Definition of Terms** 

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                          |                           | Rev. 18                                                                                                                                                                                                                           |