



SLVS841A-NOVEMBER 2008-REVISED DECEMBER 2008

## PRECISION ADJUSTABLE CURRENT-LIMITED POWER-DISTRIBUTION SWITCHES

#### **FEATURES**

- ±6% Current-Limit Accuracy at 1.3 A
- Meets USB Current-Limiting Requirements
- Backwards Compatible with TPS2550/51
- Adjustable Current Limit, 75 mA–1300 mA (typ)
- Constant-Current (TPS2552/53) and Latch-off (TPS2552-1/53-1) Versions
- Fast Overcurrent Response 2-μS (typ)
- 85-mΩ High-Side MOSFET (DBV Package)
- Reverse Input-Output Voltage Protection
- Operating Range: 2.5 V to 6.5 V
- 1-µA Maximum Standby Supply Current
- Built-in Soft-Start
- 15 kV ESD Protection per IEC 61000-4-2 (with External Capacitance)

#### **APPLICATIONS**

- USB Ports/Hubs
- Digital TV
- Set-Top Boxes
- Mobile Phones
- VOIP Phones

#### **DESCRIPTION**

TPS2552/53 TPS2552-1/53-1 The and power-distribution intended switches are applications where precision current limiting required or heavy capacitive loads and short circuits encountered. These devices programmable current-limit threshold between 75 mA and 1.3 A (typ) via an external resistor. Current-limit accuracy as tight as +/-6% can be achieved at the higher current-limit settings. The power-switch rise and fall times are controlled to minimize current surges during turn on/off.

TPS2552/53 devices limit the output current to a safe level by switching into a constant-current mode when the output load exceeds the current-limit threshold. TPS2552-1/53-1 devices provide circuit breaker functionality by latching off the power switch during overcurrent or reverse-voltage situations. An internal reverse-voltage detection comparator disables the power-switch in the event that the output voltage is driven higher than the input to protect devices on the input side of the switch. The FAULT logic output asserts low during overcurrent and reverse-voltage conditions.



Figure 1. Typical Application as USB Power Switch



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriate logic voltage level, preferably either VCC or ground. Specific guidelines for handling devices of this type are contained in the publication Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies available from Texas Instruments.

#### **AVAILABLE OPTIONS AND ORDERING INFORMATION**

| DEVICE <sup>(1)</sup> | AMBIENT<br>TEMPERATURE | ENABLE      | SON <sup>(3)</sup><br>(DRV) | SOT23 <sup>(3)</sup><br>(DBV) | RECOMMENDED MAXIMUM<br>CONTINUOUS LOAD<br>CURRENT | CURRENT-LIMIT<br>PROTECTION |  |
|-----------------------|------------------------|-------------|-----------------------------|-------------------------------|---------------------------------------------------|-----------------------------|--|
| TPS2552               |                        | Active low  | TPS2552DRV                  | TPS2552DBV                    |                                                   | Constant-Current            |  |
| TPS2553               | 4000 to 0500           | Active high | TPS2553DRV                  | TPS2553DBV                    | 1.2.4                                             | Constant-Current            |  |
| TPS2552-1             | –40°C to 85°C          | Active low  | TPS2552DRV-1                | TPS2552DBV-1                  | 1.2 A                                             | Lotob Off                   |  |
| TPS2553-1             |                        | Active high | TPS2553DRV-1                | TPS2553DBV-1                  |                                                   | Latch-Off                   |  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) Maximum ambient temperature is a function of device junction temperature and system level considerations, such as power dissipation and board layout. See dissipation rating table and recommended operating conditions for specific information related to these devices.
- (3) Add an R suffix to the device type for tape and reel.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted (1) (2)

|                  |                              |                                           | VALUE                            | UNIT |
|------------------|------------------------------|-------------------------------------------|----------------------------------|------|
|                  | Voltage                      | e range on IN, OUT, EN or EN, ILIM, FAULT | -0.3 to 7                        | V    |
|                  | Voltage                      | e range from IN to OUT                    | –7 to 7                          | V    |
| Io               | Continu                      | uous output current                       | Internally Limited               |      |
|                  | Continu                      | uous total power dissipation              | See the Dissipation Rating Table |      |
|                  | Continu                      | uous FAULT sink current                   | 25                               | mA   |
|                  | ILIM source current          |                                           | 1                                | mA   |
|                  | ESD                          | HBM                                       | 2                                | kV   |
|                  | ESD                          | CDM                                       | 500                              | V    |
| $T_{J}$          | Maximum junction temperature |                                           | -40 to 150                       | °C   |
| T <sub>stg</sub> | Storage                      | e temperature                             | -65 to 150                       | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| BOARD                 | PACKAGE | THERMAL RESISTANCE $\theta_{\text{JA}}$ | THERMAL RESISTANCE $\theta_{\text{JC}}$ | T <sub>A</sub> ≤ 25°C<br>POWER<br>RATING | DERATING<br>FACTOR ABOVE<br>T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER<br>RATING | T <sub>A</sub> = 85°C<br>POWER<br>RATING |
|-----------------------|---------|-----------------------------------------|-----------------------------------------|------------------------------------------|---------------------------------------------------|------------------------------------------|------------------------------------------|
| Low-K <sup>(1)</sup>  | DBV     | 350°C/W                                 | 55°C/W                                  | 285 mW                                   | 2.85 mW/°C                                        | 155 mW                                   | 114 mW                                   |
| High-K <sup>(2)</sup> | DBV     | 160°C/W                                 | 55°C/W                                  | 625 mW                                   | 6.25 mW/°C                                        | 340 mW                                   | 250 mW                                   |
| Low-K <sup>(1)</sup>  | DRV     | 140°C/W                                 | 20°C/W                                  | 715 mW                                   | 7.1 mW/°C                                         | 395 mW                                   | 285 mW                                   |
| High-K <sup>(2)</sup> | DRV     | 75°C/W                                  | 20°C/W                                  | 1330 mW                                  | 13.3 mW/°C                                        | 730 mW                                   | 530 mW                                   |

<sup>(1)</sup> The JEDEC low-K (1s) board used to derive this data was a 3in x 3in, two-layer board with 2-ounce copper traces on top of the board.

<sup>(2)</sup> Voltages are referenced to GND unless otherwise noted.

<sup>(2)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3in x 3in, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.



## RECOMMENDED OPERATING CONDITIONS

|                   |                                                                      |              |   | MIN  | MAX | UNIT |  |
|-------------------|----------------------------------------------------------------------|--------------|---|------|-----|------|--|
| V <sub>IN</sub>   | Input voltage, IN                                                    |              |   |      | 6.5 | V    |  |
| $V_{EN}$          | Enghla valtage                                                       | TPS2552/52-1 |   | 0    | 6.5 | V    |  |
| $V_{/EN}$         | Enable voltage                                                       | TPS2553/53-1 |   | 0    | 6.5 | V    |  |
| $V_{IH}$          | High-level input voltage on EN or $\overline{\overline{EN}}$         |              |   | 1.1  |     | V    |  |
| $V_{IL}$          | Low-level input voltage on EN or $\overline{EN}$                     |              |   | 0.66 | V   |      |  |
| I <sub>OUT</sub>  | Continuous output current, OUT                                       |              | 0 | 1.2  | Α   |      |  |
| R <sub>ILIM</sub> | Current-limit threshold resistor range (nominal 1%) from ILIM to GND |              |   |      | 232 | kΩ   |  |
| Io                | Continuous FAULT sink current                                        |              |   |      | 10  | mA   |  |
|                   | Input de-coupling capacitance, IN to GND                             |              |   |      |     | μF   |  |
| TJ                | Operating virtual junction temperature                               | DRV and DBV  |   | -40  | 125 | °C   |  |

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating junction temperature range, 2.5 V  $\leq$  V<sub>IN</sub>  $\leq$  6.5 V, 19.1 k $\Omega$   $\leq$  R<sub>ILIM</sub>  $\leq$  232 k $\Omega$ , V<sub>/EN</sub> = 0 V, or V<sub>EN</sub> = V<sub>IN</sub>, R<sub>FAULT</sub> = 10 k $\Omega$  (unless otherwise noted)

|                     | PARAMETER                                                                   |                                                                 | MIN                        | TYP                    | MAX                            | UNIT |      |      |    |
|---------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------|------------------------|--------------------------------|------|------|------|----|
| POWER               | R SWITCH                                                                    | 1                                                               |                            |                        |                                | 1    |      |      |    |
|                     |                                                                             | DBV package, T <sub>J</sub> =                                   | 25 °C                      |                        |                                |      | 85   | 95   | 1  |
|                     |                                                                             | DBV package, -40 °                                              | °C ≤T <sub>J</sub> ≤125 °C |                        |                                |      |      | 135  | Ī  |
| r <sub>DS(on)</sub> | Static drain-source on-state resistance                                     | DRV package, T <sub>J</sub> =                                   | 25 °C                      |                        |                                |      | 100  | 115  | mΩ |
|                     |                                                                             | DRV package, -40                                                | °C ≤T <sub>J</sub> ≤105 °C |                        |                                |      |      | 140  | Ī  |
|                     |                                                                             | DRV package, -40                                                | °C ≤T <sub>J</sub> ≤125 °C |                        |                                |      |      | 150  | i  |
|                     | <b>D</b>                                                                    | V <sub>IN</sub> = 6.5 V                                         |                            |                        |                                |      | 1.1  | 1.5  | -  |
| t <sub>r</sub>      | Rise time, output                                                           | V <sub>IN</sub> = 2.5 V                                         | $C_1 = 1 \mu F, R_1 = 10$  | 00 Ω,                  |                                |      | 0.7  | 1.0  | Ī  |
|                     |                                                                             | V <sub>IN</sub> = 6.5 V                                         | (see Figure 2)             |                        |                                | 0.2  |      | 0.5  | ms |
| t <sub>f</sub>      | Fall time, output                                                           | V <sub>IN</sub> = 2.5 V                                         |                            |                        |                                | 0.2  |      | 0.5  |    |
| ENABL               | E INPUT EN OR EN                                                            |                                                                 | 1                          |                        |                                | 1    |      |      |    |
|                     | Enable pin turn on/off threshold                                            |                                                                 |                            |                        |                                | 0.66 |      | 1.1  | V  |
| I <sub>EN</sub>     | Input current                                                               | V <sub>EN</sub> = 0 V or 6.5 V, V <sub>/EN</sub> = 0 V or 6.5 V |                            |                        |                                | -0.5 |      | 0.5  | μΑ |
| t <sub>on</sub>     | Turnon time                                                                 | $C_L = 1 \mu F$ , $R_L = 100 \Omega$ , (see Figure 2)           |                            |                        |                                |      |      | 3    | ms |
| t <sub>off</sub>    | Turnoff time                                                                |                                                                 |                            |                        |                                |      |      | 3    | ms |
| CURRE               | NT LIMIT                                                                    | 1                                                               |                            |                        |                                | 1    |      |      |    |
|                     |                                                                             |                                                                 |                            | R <sub>ILIM</sub> =    | T <sub>J</sub> = 25 °C         | 1215 | 1295 | 1375 | 1  |
|                     |                                                                             |                                                                 |                            | 20 kΩ                  | –40 °C ≤T <sub>J</sub> ≤125 °C | 1200 | 1295 | 1375 |    |
|                     | Current-limit threshold (Maximum DC o                                       | utput current lout del                                          | ivered to load) &          | R <sub>ILIM</sub> =    | T <sub>J</sub> = 25 °C         | 490  | 520  | 550  |    |
| Ios                 | Short-circuit current, OUT connected to                                     |                                                                 | ,                          | 49.9 kΩ                | –40 °C ≤T <sub>J</sub> ≤125 °C | 475  | 520  | 565  | mA |
|                     |                                                                             |                                                                 |                            | R <sub>ILIM</sub> = 21 | 0 kΩ                           | 110  | 130  | 150  | •  |
|                     |                                                                             | ILIM shorted to IN                                              |                            |                        | ted to IN                      | 50   | 75   | 100  |    |
| t <sub>IOS</sub>    | Response time to short circuit                                              | V <sub>IN</sub> = 5.0 V (see Figure 3)                          |                            |                        |                                |      | 2    |      | μs |
| REVER               | SE-VOLTAGE PROTECTION                                                       |                                                                 |                            |                        |                                | •    |      |      |    |
|                     | Reverse-voltage comparator trip point (V <sub>OUT</sub> – V <sub>IN</sub> ) |                                                                 |                            |                        |                                | 95   | 135  | 190  | mV |
|                     | Time from reverse-voltage condition to MOSFET turn off                      | V <sub>IN</sub> = 5.0 V                                         |                            |                        |                                |      | 5    | 7    | ms |

<sup>(1)</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.



## **ELECTRICAL CHARACTERISTICS (continued)**

over recommended operating junction temperature range, 2.5 V  $\leq$  V<sub>IN</sub>  $\leq$  6.5 V, 19.1 k $\Omega$   $\leq$  R<sub>ILIM</sub>  $\leq$  232 k $\Omega$ , V<sub>/EN</sub> = 0 V, or V<sub>EN</sub> = V<sub>IN</sub>, R<sub>FAULT</sub> = 10 k $\Omega$  (unless otherwise noted)

|                     | PARAMETER                                   | TEST (                                                         | MIN                                                                     | TYP | MAX  | UNIT |    |
|---------------------|---------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------|-----|------|------|----|
| SUPPL               | Y CURRENT                                   | •                                                              |                                                                         |     |      |      |    |
| I <sub>IN_off</sub> | Supply current, low-level output            | $V_{IN} = 6.5 \text{ V}$ , No load on OUT, $V_{\overline{EN}}$ | = 6.5 V or V <sub>EN</sub> = 0 V                                        |     | 0.1  | 1    | μΑ |
|                     | Supply current, high-level output           | V <sub>IN</sub> = 6.5 V, No load on OUT                        | $R_{ILIM} = 20 \text{ k}\Omega$                                         |     | 120  | 140  | μΑ |
| I <sub>IN_on</sub>  | Supply current, high-level output           | V <sub>IN</sub> = 6.5 V, No load on OO1                        | $R_{ILIM} = 210 \text{ k}\Omega$                                        |     | 100  | 120  | μΑ |
| I <sub>REV</sub>    | Reverse leakage current                     | V <sub>OUT</sub> = 6.5 V, V <sub>IN</sub> = 0 V                | $V_{OUT} = 6.5 \text{ V}, V_{IN} = 0 \text{ V}$ $T_{J} = 25 \text{ °C}$ |     | 0.01 | 1    | μΑ |
| UNDER               | VOLTAGE LOCKOUT                             |                                                                |                                                                         |     |      |      |    |
| UVLO                | Low-level input voltage, IN                 | V <sub>IN</sub> rising                                         | V <sub>IN</sub> rising                                                  |     |      |      | V  |
|                     | Hysteresis, IN                              | T <sub>J</sub> = 25 °C                                         | T <sub>J</sub> = 25 °C                                                  |     |      |      |    |
| FAULT               | FLAG                                        | •                                                              |                                                                         |     |      |      |    |
| V <sub>OL</sub>     | Output low voltage, FAULT                   | I <sub>/FAULT</sub> = 1 mA                                     | I <sub>/FAULT</sub> = 1 mA                                              |     |      |      |    |
|                     | Off-state leakage                           | V <sub>/FAULT</sub> = 6.5 V                                    | V <sub>/FAULT</sub> = 6.5 V                                             |     |      |      | μΑ |
|                     | FAULT deglitch                              | FAULT assertion or de-assertion of                             | 5                                                                       | 7.5 | 10   | ms   |    |
|                     | FAULT degillen                              | FAULT assertion or de-assertion of                             | 2                                                                       | 4   | 6    | ms   |    |
| THERM               | IAL SHUTDOWN                                | •                                                              |                                                                         |     |      |      |    |
|                     | Thermal shutdown threshold                  |                                                                |                                                                         |     |      |      | °C |
|                     | Thermal shutdown threshold in current-limit |                                                                |                                                                         | 135 |      |      | °C |
|                     | Hysteresis                                  |                                                                |                                                                         |     | 10   |      | °C |



## **DEVICE INFORMATION**

#### **Pin Functions**

|                |            | PIN        |            |            | 1/0 | DESCRIPTION                                                                                                                  |
|----------------|------------|------------|------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------|
| NAME           | TPS2552DBV | TPS2553DBV | TPS2552DRV | TPS2553DRV | 1/0 | DESCRIPTION                                                                                                                  |
| EN             | 3          | -          | 4          | -          | I   | Enable input, logic low turns on power switch                                                                                |
| EN             | _          | 3          | _          | 4          | I   | Enable input, logic high turns on power switch                                                                               |
| GND            | 2          | 2          | 5          | 5          |     | Ground connection; connect externally to PowerPAD                                                                            |
| IN             | 1          | 1          | 6          | 6          | I   | Input voltage; connect a 0.1 μF or greater ceramic capacitor from IN to GND as close to the IC as possible.                  |
| FAULT          | 4          | 4          | 3          | 3          | 0   | Active-low open-drain output, asserted during overcurrent, overtemperature, or reverse-voltage conditions.                   |
| OUT            | 6          | 6          | 1          | 1          | 0   | Power-switch output                                                                                                          |
| ILIM           | 5          | 5          | 2          | 2          | 0   | External resistor used to set current-limit threshold; recommended 19.1 k $\Omega \le R_{ILIM} \le 232$ k $\Omega$ .         |
| PowerPAD<br>TM | _          | -          | PAD        | PAD        |     | Internally connected to GND; used to heat-sink the part to the circuit board traces. Connect PowerPAD to GND pin externally. |

Add -1 for Latch-Off version

## **FUNCTIONAL BLOCK DIAGRAM**



Note A: TPS255x parts enter constant current mode during current limit condition; TPS255x-1 parts latch off



## PARAMETER MEASUREMENT INFORMATION



Figure 2. Test Circuit and Voltage Waveforms



Figure 3. Response Time to Short Circuit Waveform



Figure 4. Output Voltage vs. Current-Limit Threshold



## **TYPICAL CHARACTERISTICS**



Figure 5. Typical Characteristics Reference Schematic



Figure 8. Device Enabled into Short-Circuit

Figure 9. Full-Load to Short-Circuit Transient Response



## TYPICAL CHARACTERISTICS (continued)





Figure 10. Short-Circuit to Full-Load Recovery Response

V<sub>IN</sub> = 5 V,  $v_{OUT}$ **Output Short-Circuit Removed**  $R_{ILIM}$  = 20 k $\Omega$ 2 V/div No Load 0.5 A/div Short-Circuit Present, Device Thermal Cycles FAULTD De-asserted (Active Low)  $V_{FAULT}$ After Deglitch Period 2 V/div t - Time - 2 ms/div

Figure 11. No-Load to Short-Circuit Transient Response



Figure 12. Short-Circuit to No-Load Recovery Response



Figure 13. No Load to 1Ω Transient Response



Figure 14.  $1\Omega$  to No Load Transient Response

Figure 15. Reverse-Voltage Protection Response



## **TYPICAL CHARACTERISTICS (continued)**





Figure 16. Reverse-Voltage Protection Recovery



Figure 17. UVLO - Undervoltage Lockout - V



Figure 18.  $I_{\text{IN}}$  – Supply Current, Output Disabled –  $\mu$ A





Figure 20. Current Limit Response –  $\mu$ s

Figure 21. MOSFET r<sub>DS(on)</sub> Vs. Junction Temperature



## **TYPICAL CHARACTERISTICS (continued)**



Figure 22. Current Limit Threshold Vs.  $R_{\text{ILM}}$ 

Figure 23. Current Limit Threshold Vs. R<sub>ILM</sub>



#### **DETAILED DESCRIPTION**

#### **OVERVIEW**

The TPS2552/53 and TPS2552-1/53-1 are current-limited, power-distribution switches using N-channel MOSFETs for applications where short circuits or heavy capacitive loads will be encountered. These devices allow the user to program the current-limit threshold between 75 mA and 1.3 A (typ) via an external resistor. Additional device shutdown features include overtemperature protection and reverse-voltage protection. The device incorporates an internal charge pump and gate drive circuitry necessary to drive the N-channel MOSFET. The charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.5 V and requires little supply current. The driver controls the gate voltage of the power switch. The driver incorporates circuitry that controls the rise and fall times of the output voltage to limit large current and voltage surges and provides built-in soft-start functionality. There are two device families that handle overcurrent situations differently. The TPS2552/53 family enters constant-current mode while the TPS2552-1/53-1 family latches off when the load exceeds the current-limit threshold.

#### **OVERCURRENT CONDITIONS**

The TPS2552/53 and TPS2552-1/53-1 respond to overcurrent conditions by limiting their output current to the I<sub>OS</sub> levels shown in Figure 24. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Two possible overload conditions can occur.

The first condition is when a short circuit or partial short circuit is present when the device is powered-up or enabled. The output voltage is held near zero potential with respect to ground and the TPS2552/53 ramps the output current to  $I_{OS}$ . The TPS2552/53 devices will limit the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle. The TPS2552-1/53-1 devices will limit the current to  $I_{OS}$  until the overload condition is removed or the internal deglitch time (7.5-ms typical) is reached and the device is turned off . The device will remain off until power is cycled or the device enable is toggled.

The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. The device responds to the overcurrent condition within time  $t_{IOS}$  (see Figure 3). The current-sense amplifier is overdriven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier recovers and limits the output current to  $I_{OS}$ . Similar to the previous case, the TPS2552/53 will limit the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle; the TPS2552-1/53-1 will limit the current to  $I_{OS}$  until the overload condition is removed or the internal deglitch time is reached and the device is latched off.

The TPS2552/53 thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the above cases. The device turns off when the junction temperature exceeds 135°C (typ) while in current limit. The device remains off until the junction temperature cools 10°C (typ) and then restarts. The TPS2552/53 cycles on/off until the overload is removed (see Figure 10 and Figure 12).

### REVERSE-VOLTAGE PROTECTION

The reverse-voltage protection feature turns off the N-channel MOSFET whenever the output voltage exceeds the input voltage by 135 mV (typ) for 4-ms (typ). This prevents damage to devices on the input side of the TPS2552/53 and TPS2552-1/TPS2253-1 by preventing significant current from sinking into the input capacitance. The TPS2552/53 devices allow the N-channel MOSFET to turn on once the output voltage goes below the input voltage for the same 4-ms deglitch time. The TPS2552-1/53-1 devices keep the device turned off even if the reverse-voltage condition is removed and do not allow the N-channel MOSFET to turn on until power is cycled or the device enable is toggled. The reverse-voltage comparator also asserts the FAULT output (active-low) after 4-ms.



#### **FAULT RESPONSE**

The FAULT open-drain output is asserted (active low) during an overcurrent, overtemperature or reverse-voltage condition. The TPS2552/53 asserts the FAULT signal until the fault condition is removed and the device resumes normal operation. The TPS2552-1/53-1 asserts the FAULT signal during a fault condition and remains asserted while the part is latched-off. The FAULT signal is de-asserted once device power is cycled or the enable is toggled and the device resumes normal operation. The TPS2552/53 and TPS2552-1/53-1 are designed to eliminate false FAULT reporting by using an internal delay "deglitch" circuit for overcurrent (7.5-ms typ) and reverse-voltage (4-ms typ) conditions without the need for external circuitry. This ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving fault conditions. Overtemperature conditions are not deglitched and assert the FAULT signal immediately.

## **UNDERVOLTAGE LOCKOUT (UVLO)**

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted on/off cycling due to input voltage drop from large current surges.

## **ENABLE (EN OR EN)**

The logic enable controls the power switch, bias for the charge pump, driver, and other circuits to reduce the supply current. The supply current is reduced to less than 1-µA when a logic high is present on EN or when a logic low is present on EN. A logic low input on EN or a logic high input on EN enables the driver, control circuits, and power switch. The enable input is compatible with both TTL and CMOS logic levels.

#### THERMAL SENSE

The TPS2552/53 and TPS2552-1/53-1 have self-protection features using two independent thermal sensing circuits that monitor the operating temperature of the power switch and disable operation if the temperature exceeds recommended operating conditions. The TPS2552/53 device operates in constant-current mode during an overcurrent conditions, which increases the voltage drop across power-switch. The power dissipation in the package is proportional to the voltage drop across the power switch, which increases the junction temperature during an overcurrent condition. The first thermal sensor turns off the power switch when the die temperature exceeds 135°C (min) and the part is in current limit. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 10 °C.

The TPS2552/53 and TPS2552-1/53-1 also have a second ambient thermal sensor. The ambient thermal sensor turns off the power-switch when the die temperature exceeds 155°C (min) regardless of whether the power switch is in current limit and will turn on the power switch after the device has cooled approximately 10 °C. Both the TPS2552/53 and TPS2552-1/53-1 families continue to cycle off and on until the fault is removed.

The open-drain fault reporting output FAULT is asserted (active low) immediately during an overtemperature shutdown condition.



#### APPLICATION INFORMATION

#### INPUT AND OUTPUT CAPACITANCE

Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a  $0.1\mu F$  or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise de-coupling. This precaution reduces ringing on the input due to power-supply transients. Additional input capacitance may be needed on the input to reduce voltage overshoot from exceeding the absolute maximum voltage of the device during heavy transient conditions. This is especially important during bench testing when long, inductive cables are used to connect the evaluation board to the bench power-supply.

Placing a high-value electrolytic capacitor on the output pin is recommended when large transient currents are expected on the output. Additionally, bypassing the output with a 0.01  $\mu F$  to 0.1  $\mu F$  ceramic capacitor improves the immunity of the device to transient conditions and noise.

#### PROGRAMMING THE CURRENT-LIMIT THRESHOLD

The overcurrent threshold is user programmable via an external resistor. The TPS2552/53 and TPS2552-1/53-1 use an internal regulation loop to provide a regulated voltage on the ILIM pin. The current-limit threshold is proportional to the current sourced out of ILIM. The recommended 1% resistor range for  $R_{\rm ILIM}$  is 19.1 k $\Omega \leq R_{\rm ILIM} \leq$  232 k $\Omega$  to ensure stability of the internal regulation loop. Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold when selecting a value for  $R_{\rm ILIM}$ . The following equations and Figure 24 can be used to calculate the resulting overcurrent threshold for a given external resistor value ( $R_{\rm ILIM}$ ). Figure 24 includes current-limit tolerance due to variations caused by temperature and process. However, the equations do not account for tolerance due to external resistor variation, so it is important to account for this tolerance when selecting  $R_{\rm ILIM}$ . The traces routing the  $R_{\rm ILIM}$  resistor to the TPS2552/53 and TPS2552-1/53-1 should be as short as possible to reduce parasitic effects on the current-limit accuracy.

R<sub>ILIM</sub> can be selected to provide a current-limit threshold that occurs 1) above a minimum load current or 2) below a maximum load current.

To design above a minimum current-limit threshold, find the intersection of  $R_{ILIM}$  and the maximum desired load current on the  $I_{OS(min)}$  curve and choose a value of  $R_{ILIM}$  below this value. Programming the current limit above a minimum threshold is important to ensure start up into full load or heavy capacitive loads. The resulting maximum current-limit threshold is the intersection of the selected value of  $R_{ILIM}$  and the  $I_{OS(max)}$  curve.

To design below a maximum current-limit threshold, find the intersection of  $R_{ILIM}$  and the maximum desired load current on the  $I_{OS(max)}$  curve and choose a value of  $R_{ILIM}$  above this value. Programming the current limit below a maximum threshold is important to avoid current limiting upstream power supplies causing the input voltage bus to droop. The resulting minimum current-limit threshold is the intersection of the selected value of  $R_{ILIM}$  and the  $I_{OS(min)}$  curve.

Current-Limit Threshold Equations (I<sub>OS</sub>):

$$I_{OSmax}(mA) = \frac{22980V}{R_{ILIM}^{0.94}k\Omega}$$

$$I_{OSnom}(mA) = \frac{23950V}{R_{ILIM}^{0.977}k\Omega}$$

$$I_{OSmin}(mA) = \frac{25230V}{R_{ILIM}^{1.016}k\Omega}$$
(1)

where 19.1  $k\Omega \le R_{ILIM} \le 232 k\Omega$ .

While the maximum recommended value of RILIM is 232  $k\Omega$ , there is one additional configuration that allows for a lower current-limit threshold. The ILIM pin may be connected directly to IN to provide a 75 mA (typ) current-limit threshold. Additional low-ESR ceramic capacitance may be necessary from IN to GND in this configuration to prevent unwanted noise from coupling into the sensitive ILIM circuitry.





Figure 24. Current-Limit Threshold vs. R<sub>ILIM</sub>



#### APPLICATION 1: DESIGNING ABOVE A MINIMUM CURRENT LIMIT

Some applications require that current limiting cannot occur below a certain threshold. For this example, assume that 1 A must be delivered to the load so that the minimum desired current-limit threshold is 1000 mA. Use the  $I_{OS}$  equations and Figure 24 to select  $R_{ILIM}$ .

$$\begin{split} I_{OSmin}(mA) &= 1000 mA \\ I_{OSmin}(mA) &= \frac{25230 V}{R_{ILIM}.016 k\Omega} \\ R_{ILIM}(k\Omega) &= \left(\frac{25230 V}{I_{OSmin}mA}\right)^{\frac{1}{1.016}} \\ R_{ILIM}(k\Omega) &= 24 k\Omega \end{split}$$

Select the closest 1% resistor less than the calculated value:  $R_{ILIM} = 23.7 \text{ k}\Omega$ . This sets the minimum current-limit threshold at 1 A . Use the  $I_{OS}$  equations, Figure 24, and the previously calculated value for  $R_{ILIM}$  to calculate the maximum resulting current-limit threshold.

$$\begin{split} R_{ILIM}(k\Omega) &= 23.7 k\Omega \\ I_{OSmax}(mA) &= \frac{22980 \text{V}}{R_{ILIM}^{0.94} k\Omega} \\ I_{OSmax}(mA) &= \frac{22980 \text{V}}{23.7^{0.94} k\Omega} \\ I_{OSmax}(mA) &= 1172.4 mA \end{split}$$

The resulting maximum current-limit threshold is 1172.4 mA with a 23.7 k $\Omega$  resistor.

#### **APPLICATION 2: DESIGNING BELOW A MAXIMUM CURRENT LIMIT**

Some applications require that current limiting must occur below a certain threshold. For this example, assume that the desired upper current-limit threshold must be below 500 mA to protect an up-stream power supply. Use the  $I_{OS}$  equations and Figure 24 to select  $R_{ILIM}$ .

$$I_{OSmax}(mA) = 500mA$$

$$I_{OSmax}(mA) = \frac{22980V}{R_{ILIM}^{0.94}k\Omega}$$

$$R_{ILIM}(k\Omega) = \left(\frac{22980V}{I_{OSmax}mA}\right)^{\frac{1}{0.94}}$$

$$R_{ILIM}(k\Omega) = 58.7k\Omega$$
(4)

Select the closest 1% resistor greater than the calculated value:  $R_{ILIM} = 59 \text{ k}\Omega$ . This sets the maximum current-limit threshold at 500 mA . Use the  $I_{OS}$  equations, Figure 24, and the previously calculated value for  $R_{ILIM}$  to calculate the minimum resulting current-limit threshold.

$$\begin{split} R_{ILIM}(k\Omega) &= 59k\Omega \\ I_{OSmin}(mA) &= \frac{25230V}{R_{ILIM}^{1.016}k\Omega} \\ I_{OSmin}(mA) &= \frac{25230V}{59^{1.016}k\Omega} \\ I_{OSmin}(mA) &= 400.6mA \end{split}$$
 (5)

The resulting minimum current-limit threshold is 400.6 mA with a 59 k $\Omega$  resistor.



#### **ACCOUNTING FOR RESISTOR TOLERANCE**

The previous sections described the selection of  $R_{\rm ILIM}$  given certain application requirements and the importance of understanding the current-limit threshold tolerance. The analysis focussed only on the TPS2552/53 and TPS2552-1/53-1 performance and assumed an exact resistor value. However, resistors sold in quantity are not exact and are bounded by an upper and lower tolerance centered around a nominal resistance. The additional  $R_{\rm ILIM}$  resistance tolerance directly affects the current-limit threshold accuracy at a system level. The following table shows a process that accounts for worst-case resistor tolerance assuming 1% resistor values. Step one follows the selection process outlined in the application examples above. Step two determines the upper and lower resistance bounds of the selected resistor. Step three uses the upper and lower resistor bounds in the  $I_{\rm OS}$  equations to calculate the threshold limits. It is important to use tighter tolerance resistors, e.g. 0.5% or 0.1%, when precision current limiting is desired.

**Resistor Tolerance Actual Limits** Closest 1% Ideal **Desired Nominal** Resistor Resistor IOS MIN **IOS Nom IOS MAX** Current Limit (mA) 1% low (kΩ) 1% high (kΩ)  $(k\Omega)$  $(k\Omega)$ (mA) (mA) (mA) SHORT ILIM to IN 75 50.0 75.0 100.0 120 226.1 226 223.7 228.3 101.3 120.0 142.1 200 134.0 133 131.7 134.3 173.7 201.5 233.9 88.7 300 88.5 87.8 89.6 262.1 299.4 342.3 400 65.9 66.5 67.2 351.2 396.7 448 7 65.8 500 52.5 52.3 51.8 52.8 448.3 501.6 562.4 544.3 600 43.5 43.2 42.8 43.6 604.6 673.1 700 37.2 37.4 37.0 37.8 630.2 696.0 770.8 32.4 800 32.4 32.1 32.7 729.1 8.008 882.1 900 28.7 28.7 28.4 29.0 824.7 901.5 988.7 26.4 908.3 1000 25.8 26.1 25.8 989.1 1081.0 23.2 1023.7 1207.5 1100 23.4 23.0 23.4 1109.7

Table 1. Common R<sub>ILIM</sub> Resistor Selections

#### CONSTANT-CURRENT VS. LATCH-OFF OPERATION AND IMPACT ON OUTPUT VOLTAGE

21.3

19.4

21.7

19.8

21.5

19.6

21.4

19.7

Both the constant-current devices (TPS2552/53) and latch-off devices (TPS2552-1/53-1) operate identically during normal operation, i.e. the load current is less than the current-limit threshold and the devices are not limiting current. During normal operation the N-channel MOSFET is fully enhanced, and  $V_{OUT} = V_{IN}$  - ( $I_{OUT} \times r_{DS(on)}$ ). The voltage drop across the MOSFET is relatively small compared to  $V_{IN}$ , and  $V_{OUT} \approx V_{IN}$ .

Both the constant-current devices (TPS2552/53) and latch-off devices (TPS2552-1/53-1) operate identically during the initial onset of an overcurrent event. Both devices limit current to the programmed current-limit threshold set by  $R_{ILIM}$  by operating the N-channel MOSFET in the linear mode. During current-limit operation, the N-channel MOSFET is no longer fully-enhanced and the resistance of the device increases. This allows the device to effectively regulate the current to the current-limit threshold. The effect of increasing the resistance of the MOSFET is that the voltage drop across the device is no longer negligible ( $V_{IN} \neq V_{OUT}$ ), and  $V_{OUT}$  decreases. The amount that  $V_{OUT}$  decreases is proportional to the magnitude of the overload condition. The expected  $V_{OUT}$  can be calculated by  $I_{OS} \times R_{LOAD}$ , where  $I_{OS}$  is the current-limit threshold and  $R_{LOAD}$  is the magnitude of the overload condition. For example, if  $I_{OS}$  is programmed to 1 A and a 1  $\Omega$  overload condition is applied, the resulting  $V_{OUT}$  is 1 V.

While both the constant-current devices (TPS2552/53) and latch-off devices (TPS2552-1/53-1) operate identically during the initial onset of an overcurrent event, they behave differently if the overcurrent event lasts longer than the internal delay "deglitch" circuit (7.5-ms typ). The constant-current devices (TPS2552/53) assert the FAULT flag after the deglitch period and continue to regulate the current to the current-limit threshold indefinitely. In practical circuits, the power dissipation in the package will increase the die temperature above the overtemperature shutdown threshold (135°C min), and the device will turn off until the die temperature decreases by the hysteresis of the thermal shutdown circuit (10°C typ). The device will turn on and continue to thermal cycle

1106.0

1215.1

1195.4

1308.5

1297.1

1414.9

1200

1300

www.ti.com

until the overload condition is removed. The constant-current devices resume <u>normal</u> operation once the overload condition is removed. The latch-off devices (TPS2552-1/53-1) assert the FAULT flag after the deglitch period and immediately turn off the device. The device remains off regardless of whether the overload condition is removed from the output. The latch-off devices remain off and do not resume normal operation until the surrounding system either toggles the enable or cycles power to the device.

#### POWER DISSIPATION AND JUNCTION TEMPERATURE

The low on-resistance of the N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system level factors in addition to individual component analysis.

Begin by determining the  $r_{DS(on)}$  of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from the typical characteristics graph. Using this value, the power dissipation can be calculated by:

$$P_D = r_{DS(on)} \times I_{OUT}^2$$

Where:

 $P_D$  = Total power dissipation (W)

 $r_{DS(on)}$  = Power switch on-resistance ( $\Omega$ )

 $I_{OUT}$  = Maximum current-limit threshold (A)

This step calculates the total power dissipation of the N-channel MOSFET.

Finally, calculate the junction temperature:

$$T_J = P_D \times \theta_{JA} + T_A$$



#### Where:

 $T_A$  = Ambient temperature (°C)

 $\theta_{JA}$  = Thermal resistance (°C/W)

P<sub>D</sub> = Total power dissipation (W)

Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using the "refined"  $r_{DS(on)}$  from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance  $\theta_{JA}$ , and thermal resistance is highly dependent on the individual package and board layout. The Dissipating Rating Table provides example thermal resistances for specific packages and board layouts.

## UNIVERSAL SERIAL BUS (USB) POWER-DISTRIBUTION REQUIREMENTS

One application for this device is for current limiting in universal serial bus (USB) applications. The original USB interface was a 12-Mb/s or 1.5-Mb/s, multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (e.g., keyboards, printers, scanners, and mice). As the demand for more bandwidth increased, the USB 2.0 standard was introduced increasing the maximum data rate to 480-Mb/s. The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply. The USB specification classifies two different classes of devices depending on its maximum current draw. A device classified as low-power can draw up to 100 mA as defined by the standard. A device classified as high-power can draw up to 500 mA. It is important that the minimum current-limit threshold of the current-limiting power-switch exceed the maximum current-limit draw of the intended application. The latest USB standard should always be referenced when considering the current-limit threshold

The USB specification defines two types of devices as hubs and functions. A USB hub is a device that contains multiple ports for different USB devices to connect and can be self-powered (SPH) or bus-powered (BPH). A function is a USB device that is able to transmit or receive data or control information over the bus. A USB function can be embedded in a USB hub. A USB function can be one of three types included in the list below.

- Low-power, bus-powered function
- · High-power, bus-powered function
- Self-powered function

SPHs and BPHs distribute data and power to downstream functions. The TPS2552/53 has higher current capability than required for a single USB port allowing it to power multiple downstream ports.

www.ti.com

#### **SELF-POWERED AND BUS-POWERED HUBS**

A SPH has a local power supply that powers embedded functions and downstream ports. This power supply must provide between 4.75 V to 5.25 V to downstream facing devices under full-load and no-load conditions. SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs.

A BPH obtains all power from an upstream port and often contains an embedded function. It must power up with less than 100 mA. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed. This is accomplished by removing power or by shutting off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than 100 mA. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port.

#### LOW-POWER BUS-POWERED AND HIGH-POWER BUS-POWERED FUNCTIONS

Both low-power and high-power bus-powered functions obtain all power from upstream ports. Low-power functions always draw less than 100 mA; high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44  $\Omega$  and 10  $\mu$ F at power up, the device must implement inrush current limiting.

#### **USB POWER-DISTRIBUTION REQUIREMENTS**

USB can be implemented in several ways regardless of the type of USB device being developed. Several power-distribution features must be implemented.

- SPHs must:
  - Current limit downstream ports
  - Report overcurrent conditions
- BPHs must:
  - Enable/disable power to downstream ports
  - Power up at <100 mA</li>
  - Limit inrush current (<44 Ω and 10 μF)</li>
- Functions must:
  - Limit inrush currents
  - Power up at <100 mA</li>

The feature set of the TPS2552/53 and TPS2552-1/53-1 meets each of these requirements. The integrated current limiting and overcurrent reporting is required by self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-powered hubs and the input ports for bus-powered functions.



#### **AUTO-RETRY FUNCTIONALITY**

Some applications require that an overcurrent condition disables the part momentarily during a fault condition and re-enables after a pre-set time. This auto-retry functionality can be implemented with an external resistor and capacitor. During a fault condition, FAULT pulls low disabling the part. The part is disabled when EN is pulled low, and FAULT goes high impedance allowing C<sub>RETRY</sub> to begin charging. The part re-enables when the voltage on EN reaches the turnon threshold, and the auto-retry time is determined by the resistor/capacitor time constant. The part will continue to cycle in this manner until the fault condition is removed.



Figure 25. Auto-Retry Functionality

Some applications require auto-retry functionality and the ability to enable/disable with an external logic signal. The figure below shows how an external logic signal can drive EN through R<sub>FAULT</sub> and maintain auto-retry functionality. The resistor/capacitor time constant determines the auto-retry time-out period.



Figure 26. Auto-Retry Functionality With External EN Signal



#### TWO-LEVEL CURRENT-LIMIT CIRCUIT

Some applications require different current-limit thresholds depending on external system conditions. Figure 27 shows an implementation for an externally controlled, two-level current-limit circuit. The current-limit threshold is set by the total resistance from ILIM to GND (see previously discussed "Programming the Current-Limit Threshold" section). A logic-level input enables/disables MOSFET Q1 and changes the current-limit threshold by modifying the total resistance from ILIM to GND. Additional MOSFET/resistor combinations can be used in parallel to Q1/R2 to increase the number of additional current-limit levels.

#### NOTE:

ILIM should never be driven directly with an external signal.



Figure 27. Two-Level Current-Limit Circuit





16-Dec-2008

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| TPS2552DBVR      | ACTIVE                | SOT-23          | DBV                | 6    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2552DBVR-1    | ACTIVE                | SOT-23          | DBV                | 6    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2552DBVT      | ACTIVE                | SOT-23          | DBV                | 6    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2552DBVT-1    | ACTIVE                | SOT-23          | DBV                | 6    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2552DRVR      | ACTIVE                | SON             | DRV                | 6    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2552DRVR-1    | ACTIVE                | SON             | DRV                | 6    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2552DRVT      | ACTIVE                | SON             | DRV                | 6    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2552DRVT-1    | ACTIVE                | SON             | DRV                | 6    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2553DBVR      | ACTIVE                | SOT-23          | DBV                | 6    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2553DBVR-1    | ACTIVE                | SOT-23          | DBV                | 6    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2553DBVT      | ACTIVE                | SOT-23          | DBV                | 6    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2553DBVT-1    | ACTIVE                | SOT-23          | DBV                | 6    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2553DRVR      | ACTIVE                | SON             | DRV                | 6    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2553DRVR-1    | ACTIVE                | SON             | DRV                | 6    | 3000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2553DRVT      | ACTIVE                | SON             | DRV                | 6    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS2553DRVT-1    | ACTIVE                | SON             | DRV                | 6    | 250            | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

16-Dec-2008

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# DBV (R-PDSO-G6)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated