## High Efficiency 1MHz 2A Synchronous Step Down Regulator

### **Description**

The PL5902 is a high efficiency, high frequency synchronous DC-DC step-down regulator. The 100% duty cycle feature provides low dropout operation, extending battery life in portable systems.

The internal synchronous switch increases efficiency and eliminates the need for external Schottky diode. At shutdown mode, the input supply current is less than 1µA.

The current limit protection and on-chip thermal shutdown features provide protection against any combination of overload or ambient temperature.

### **Features**

- Low R<sub>DS(ON)</sub> for Internal Switch (Top/Bottom): 180/100mΩ
- 2.5V~5.5V Input Voltage Range
- 2A Output Current
- 1MHz Switching Frequency Minimizes the External Components
- Internal Soft-Start Limits the Inrush Current
- Internal Compensation Function
- 100% Dropout Operation
- RoHS Compliant and Halogen Free
- SOT-23-5

## **Applications**

- Set Top Box
- LCD TV
- Tablet
- Portable Equipment

| DC-DC<br>Synchronous<br>Step Down | VIN       | VOUT                        | lout(MAX)             | Efficiency (%)           | Oscillation<br>Frequency | Compact<br>Package  |
|-----------------------------------|-----------|-----------------------------|-----------------------|--------------------------|--------------------------|---------------------|
| PL5901A                           | 2.5V-5.5V | ADJ                         | 1.2A<br>(VIN=4.2V/5V, | <b>86%</b> Vout=3.3V)    | 1.5MHZ                   | SOT23-5             |
| PL5902                            | 2.5V-5.5V | ADJ                         | 2.0A<br>(VIN=4.2V/5V, | <b>88%</b><br>Vout=3.3V) | 1MHZ                     | SOT23-5             |
| PL5903                            | 2.7V-5.5V | ADJ                         | 3.0A<br>(VIN=4.2V/5V, | <b>89%</b><br>Vout=3.3V) | 1MHZ                     | SOT23-6             |
| PL5920                            | 4.5V-21V  | ADJ                         | 1.8A / 2A             | 94%                      | 600KHZ                   | SOT23-6             |
| LDO<br>Low Dropout<br>Regulator   | VIN       | VOUT                        | lout(MAX)             | Accuracy                 | Quiescent<br>Current     | Compact<br>Package  |
| PL3501                            | 2.7V-5.5V | 1.2V,1.8V,2.8V<br>3.0V,3.3V | 150MA                 | ±1.5%                    | 1µA                      | DFN-4L<br>(EN Pin)  |
| PL3502                            | 2.0V-5.5V | 1.2V,1.8V,2.8V<br>3.0V,3.3V | 300MA                 | ±2%                      | 35µA                     | SOT23-5<br>(EN Pin) |

# **Typical Application Circuit**



Figure 2. Schematic Diagram

### **PCB Layout Recommendation**

The device's performance and stability are dramatically affected by PCB layout. It is recommended to follow these general guidelines shown as below:

- Place the input capacitors and output capacitors as close to the device as possible. The traces which connect to these capacitors should be as short and wide as possible to minimize parasitic inductance and resistance.
- 2. Place feedback resistors close to the FB pin.
- 3. Keep the sensitive signal (FB) away from the switching signal (LX).
- 4. Multi-layer PCB design is recommended.



Recommended Layout Diagram

VIN=5V, the recommended BOM list is as below.

| VOUT  | C1        | R1    | R2    | L1    | C2        |
|-------|-----------|-------|-------|-------|-----------|
| 2.5V  | 10μF MLCC | 316kΩ | 100kΩ | 2.2µH | 22µF MLCC |
| 1.8V  | 10μF MLCC | 200kΩ | 100kΩ | 1.8µH | 22µF MLCC |
| 1.5V  | 10µF MLCC | 150kΩ | 100kΩ | 1.5µH | 22µF MLCC |
| 1.2V  | 10µF MLCC | 100kΩ | 100kΩ | 1.5µH | 22µF MLCC |
| 1.05V | 10µF MLCC | 75kΩ  | 100kΩ | 1.2µH | 22µF MLCC |

Table 1. Recommended Component Values



# **Pin Assignments**



Figure 1. Pin Assignment of PL5902

# **Functional Pin Description**

| Pin Name | Pin Function                                                                                                                                       |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| EN       | Enable Control. Pull high to turn the IC on, and pull low to disable the IC.                                                                       |  |  |  |  |
| GND      | Ground Pin.                                                                                                                                        |  |  |  |  |
| LX       | Power Switching Node. Connect an inductor to the drains of internal high side PMOS and low side NMOS.                                              |  |  |  |  |
| VIN      | Power Supply Input Pin. Place input capacitors as close as possible from VIN to GND to avoid noise influence.                                      |  |  |  |  |
| FB       | Voltage Feedback Input Pin. Connect FB and VOUT with a resistive voltage divider. This IC senses feedback voltage via FB and regulates it at 0.6V. |  |  |  |  |

PL5902v1.17 3

## **Block Diagram**



Figure 3. Block Diagram of PL5902

## **Absolute Maximum Ratings** (Note 1)

| • VIN to GND                                                                                                                                        | -0.3V to +6.5V                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| • LX to GND                                                                                                                                         | -0.3V to V <sub>IN</sub> +0.3V |
| ● EN, FB, to GND                                                                                                                                    | -0.3V to V <sub>IN</sub>       |
| <ul> <li>Package hermal esistance, (θ<sub>JA</sub>)</li> </ul>                                                                                      |                                |
| SOT-23-5                                                                                                                                            | +250°C/W                       |
| <ul> <li>Package hermal esistance, (θ<sub>JC</sub>)</li> </ul>                                                                                      |                                |
| SOT-23-5                                                                                                                                            | +130°C/W                       |
| Maximum Junction Temperature (T <sub>J</sub> )                                                                                                      | +150°C                         |
| Lead Temperature (Soldering, 10 sec.)                                                                                                               | +260°C                         |
| • Storage Temperature (T <sub>STG</sub> ) Note 1: Stresses beyond those listed under "Absolute Maximum atings" may cause permanent damage to the or |                                |

### **Recommended Operating Conditions** (Note 2)

Note 2: The device is not guaranteed to function outside its operating conditions.



# **Electrical Characteristics**

 $(V_{IN}=5V, T_A=25^{\circ}C, unless otherwise specified.)$ 

| Parameter                               | Symbol              | Conditions                                   | Min   | Тур  | Max   | Unit |
|-----------------------------------------|---------------------|----------------------------------------------|-------|------|-------|------|
| Shutdown Current                        | I <sub>SHDN</sub>   | EN=GND                                       |       | 0.1  | 1     | μΑ   |
| Quiescent Current                       | Iq                  | V <sub>FB</sub> =0.65V, I <sub>OUT</sub> =0A |       | 80   |       | μΑ   |
| Reference Voltage                       | $V_{REF}$           |                                              | 0.588 | 0.6  | 0.612 | V    |
| FB Input Leakage Current                | I <sub>FB</sub>     | V <sub>FB</sub> =V <sub>IN</sub>             |       | 0.01 | 1     | μΑ   |
| P-Channel MOSFET On-Resistance (Note 3) | R <sub>DS(ON)</sub> |                                              |       | 180  |       | mΩ   |
| N-Channel MOSFET On-Resistance (Note 3) | R <sub>DS(ON)</sub> |                                              |       | 100  |       | mΩ   |
| P-Channel Current Limit (Note 3)        | I <sub>LIM</sub>    |                                              | 2.2   | 2.7  |       | Α    |
| EN High-Level Input Voltage             | V <sub>IH</sub>     |                                              | 1.5   |      |       | V    |
| EN Low-Level Input Voltage              | V <sub>IL</sub>     |                                              |       |      | 0.4   | V    |
| Under Voltage Lockout Voltage           | UVLO                |                                              |       | 2.4  |       | V    |
| UVLO Hysteresis                         | V <sub>HYS</sub>    |                                              |       | 0.2  |       | V    |
| Oscillation Frequency                   | Fosc                | I <sub>OUT</sub> =500mA                      | 0.8   | 1    | 1.2   | MHz  |
| Minimum On Time                         |                     |                                              |       | 50   |       | ns   |
| Maximum Duty Cycle                      |                     |                                              | 100   |      |       | %    |
| VOUT Discharge Resistance               |                     |                                              |       | 100  |       | Ω    |
| Thermal Shutdown Temperature (Note 3)   | T <sub>SD</sub>     |                                              |       | 150  |       | °C   |
| Internal Soft Start Time                | T <sub>SS</sub>     |                                              |       | 1    |       | ms   |

Note 3: Guarantee by design.

PL5902v1. 17 5

# **Typical Performance Curves**

 $V_{IN}$ =5V,  $V_{OUT}$ =1.2V, C1=10 $\mu$ F, C2=22 $\mu$ F, L1=1.5 $\mu$ H, TA=+25°C, unless otherwise noted.



Figure 4. Efficiency vs. Load Current



Figure 5. Efficiency vs. Load Current



Figure 6. Feedback Voltage vs. Temperature



Figure 7. Frequency vs. Temperature



Figure 8. Power On through VIN Waveform



Figure 9. Power On through VIN Waveform

# **Typical Performance Curves (Continued)**

 $V_{IN}$ =5V,  $V_{OUT}$ =1.2V, C1=10 $\mu$ F, C2=22 $\mu$ F, L1=1.5 $\mu$ H, TA=+25°C, unless otherwise noted.

### I<sub>OUT</sub>=0A



Figure 10. Power Off through VIN Waveform

### I<sub>OUT</sub>=2A



Figure 11. Power Off through VIN Waveform

### I<sub>OUT</sub>=0A



Figure 12. Power On through EN Waveform

### I<sub>OUT</sub>=2A



400μs/div.

Figure 13. Power On through EN Waveform

### I<sub>OUT</sub>=0A



Figure 14. Power Off through EN Waveform

### I<sub>OUT</sub>=2A



Figure 15. Power Off through EN Waveform



# **Typical Performance Curves (Continued)**

 $V_{IN}$ =5V,  $V_{OUT}$ =1.2V, C1=10 $\mu$ F, C2=22 $\mu$ F, L1=1.5 $\mu$ H, TA=+25°C, unless otherwise noted.



Figure 16. Steady State Waveform



Figure 17. Steady State Waveform





Figure 18. Load Transient Waveform



## **Function Description**

The PL5902 is a high efficiency, internal compensation and constant frequency current mode step-down synchronous DC/DC converter. It has integrated high-side (180m $\Omega$ , typ) and low-side (100m $\Omega$ , typ) power switches, and provides 2A continuous load current. It regulates input voltage from 2.5V to 5.5V, and down to an output voltage as low as 0.6V.

#### **Control Loop**

Slope compensated current mode PWM control provides stable switching and cycle-by-cycle current limit for superior load, line response, protection of the internal main switch and synchronous rectifier. The PL5902 switches at a constant frequency (1MHz) and regulates the output voltage. During each cycle, PWM comparator modulates the power transferred to the load by changing the inductor peak current based on the feedback error voltage. During normal operation, the main switch is turned on for a certain time to ramp the inductor current at each rising edge of the internal oscillator, and switched off when the peak inductor current is above the error voltage. When the main switch is off, the synchronous rectifier will be turned on immediately and stay on until next cycle starts.

#### Fnable

The PL5902 EN pin provides digital control to turn on/off the regulator. When the voltage of EN exceeds the threshold voltage, the regulator will start the soft start function. If the EN pin voltage is below the shutdown threshold voltage, the regulator will turn into the shutdown mode and the shutdown current will be smaller than  $\mu A$ . For auto start-up operation, connect EN to VIN.

#### **Soft-Start**

The PL5902 employs internal soft-start function to reduce input inrush current during start up. The internal soft start time will be 1ms.

#### **Under Voltage Lockout**

When the PL5902 is power on, the internal circuits will be held inactive until  $V_{\text{IN}}$  voltage exceeds the UVLO threshold voltage. And the regulator will be disabled when  $V_{\text{IN}}$  is below the UVLO threshold voltage. The hysteretic of the UVLO comparator is 200mV (typ).

#### **Short Circuit Protection**

The PL5902 provides short circuit protection function to prevent the device damaged from short condition. When the short condition occurs and the feedback voltage drops lower than 40% of the regulation level, this will activate the latch protection circuit. Then output will be forced shutdown to prevent the inductor current runaway and to reduce the power dissipation within the IC under true short circuit conditions. Once the short condition is removed, reset EN or VIN to restart IC.

#### **Over Current Protection**

The PL5902 over current protection function is implemented by using cycle-by-cycle current limit architecture. The inductor current is monitored by measuring the high-side MOSFET series sense resistor voltage. When the load current increases, the inductor current will also increase. When the peak inductor current reaches the current limit threshold, the output voltage will start to drop. When the over current condition is removed, the output voltage will return to the regulated value.

#### **Over Temperature Protection**

The PL5902 incorporates an over temperature protection circuit to protect itself from overheating. When the junction temperature exceeds the thermal shutdown threshold temperature, the regulator will be shutdown. And the hysteretic of the over temperature protection is 30°C (typ).



## **Application Information**

### **Output Voltage Setting**

The output voltage VouT is set by using a resistive divider from the output to FB. The FB pin regulated voltage is 0.6V. Thus the output voltage is:

$$V_{OUT} = 0.6V \times \left(1 + \frac{R1}{R2}\right)$$

Table 2 lists recommended values of R1 and R2 for most used output voltage.

Table 2 Recommended Resistance Values

| V <sub>out</sub> | R1    | R2    |
|------------------|-------|-------|
| 3.3V             | 453kΩ | 100kΩ |
| 2.5V             | 316kΩ | 100kΩ |
| 1.8V             | 200kΩ | 100kΩ |
| 1.5V             | 150kΩ | 100kΩ |
| 1.2V             | 100kΩ | 100kΩ |

Place resistors R1 and R2 close to FB pin to prevent stray pickup.

#### **Input Capacitor Selection**

The use of the input capacitor is filtering the input voltage ripple and the MOSFETS switching spike voltage. Because the input current to the stepdown converter is discontinuous, the input capacitor is required to supply the current to the converter to keep the DC input voltage. The capacitor voltage rating should be 1.25 to 1.5 times greater than the maximum input voltage. The input capacitor ripple current RMS value is calculated as:

$$I_{IN(RMS)} = I_{OUT} \times \sqrt{D \times (1-D)}$$

$$D = \frac{V_{OUT}}{V_{IN}}$$

Where D is the duty cycle of the power MOSFET.

This function reaches the maximum value at D=0.5 and the equivalent RMS current is equal to IOUT/2. The following diagram is the graphical representation of above equation.



A low ESR capacitor is required to keep the noise minimum. Ceramic capacitors are better, but tantalum or low ESR electrolytic capacitors may also suffice.

#### **Output Capacitor Selection**

The output capacitor is used to keep the DC output voltage and supply the load transient current. When operating in constant current mode, the output ripple is determined by four components:

$$V_{RIPPLE}(t) = V_{RIPPLE(C)}(t) + V_{RIPPLE(ESR)}(t) + V_{RIPPLE(ESL)}(t) + V_{NOISE}(t)$$

The following figures show the form of the ripple contributions.

#### $V_{RIPPLE(ESR)}(t)$





















## **Application Information (Continued)**

$$V_{RIPPLE(ESR)} = \frac{V_{OUT}}{F_{OSC} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times ESR$$

$$V_{RIPPLE(ESL)} = \frac{ESL}{L + ESL} \times V_{IN}$$

$$V_{RIPPLE(C)} = \frac{V_{OUT}}{8 \times F_{OSC^2} \times L \times C_{OUT}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

Where  $F_{OSC}$  is the switching frequency, L is the inductance value,  $V_{IN}$  is the input voltage, ESR is the equivalent series resistance value of the output capacitor, ESL is the equivalent series inductance value of the output capacitor and the  $C_{OUT}$  is the output capacitor.

Low ESR capacitors are preferred to use. Ceramic, tantalum or low ESR electrolytic capacitors can be used depending on the output ripple requirements. When using the ceramic capacitors, the ESL component is usually negligible.

It is important to use the proper method to eliminate high frequency noise when measuring the output ripple. The figure shows how to locate the probe across the capacitor when measuring output ripple. Remove the scope probe plastic jacket in order to expose the ground at the tip of the probe. It gives a very short connection from the probe ground to the capacitor and eliminates noise.



#### **Inductor Selection**

The output inductor is used for storing energy and filtering output ripple current. But the trade-off condition often happens between maximum energy storage and the physical size of the inductor. The first consideration for selecting the output inductor is to make sure that the inductance is large enough to keep the converter in the continuous current mode.

That will lower ripple current and result in lower output ripple voltage. The  $\Delta$   $_{L}$  is inductor peak-to-peak ripple current:

$$\Delta I_{L} = \frac{V_{OUT}}{F_{OSC} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

The following diagram is an example to graphically represent  $\Delta_{\, \mathsf{L}}$  equation.



V<sub>OUT</sub>=1.2V, F<sub>OSC</sub>=1MHz

A good compromise value between size and efficiency is to set the peak-to-peak inductor ripple current  $\Delta$   $_{L}$  equal to 30% of the maximum load current. But setting the peak-to-peak inductor ripple current  $\Delta$   $_{L}$  between 20%~50% of the maximum load current is also acceptable. Then the inductance can be calculated with the following equation:

$$\Delta I_{I} = 0.3 \times I_{OUT(MAX)}$$

$$L = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times F_{OSC} \times \Delta I_{I}}$$

To guarantee sufficient output current, peak inductor current must be lower than the PL5902 high-side MOSFET current limit. The peak inductor current is shown as below:





# **Application Information (Continued)**

#### **Feedforward Capacitor Selection**

Internal compensation function allows users saving time in design and saving cost by reducing the number of external components. The use of a feedforward capacitor C3 in the feedback network is recommended to improve transient response or higher phase margin.



For optimizing the feedforward capacitor, knowing the cross frequency is the first thing. The cross frequency (or the converter bandwidth) can be determined by using a network analyzer. When getting the cross frequency with no feedforward capacitor identified, the value of feedforward capacitor C3 can be calculated with the following equation:

$$C3 = \frac{1}{2\pi \times F_{CROSS}} \times \sqrt{\frac{1}{R1} \times \left(\frac{1}{R1} + \frac{1}{R2}\right)}$$

Where F<sub>CROSS</sub> is the cross frequency.

To reduce transient ripple, the feedforward capacitor value can be increased to push the cross frequency to higher region. Although this can improve transient response, it also decreases phase margin and causes more ringing. In the other hand, if more phase margin is desired, the feedforward capacitor value can be decreased to push the cross frequency to lower region. In general, the feedforward capacitor range is between 10pF to 330pF.



# **Outline Information**

SOT-23-5 Package (Unit: mm)



| SYMBOLS | DIMENSION IN MILLIMETER |      |  |  |
|---------|-------------------------|------|--|--|
| UNIT    | MIN                     | MAX  |  |  |
| Α       | 0.90                    | 1.45 |  |  |
| A1      | 0.00                    | 0.15 |  |  |
| A2      | 0.90                    | 1.30 |  |  |
| В       | 0.30                    | 0.50 |  |  |
| D       | 2.80                    | 3.00 |  |  |
| Е       | 2.60                    | 3.00 |  |  |
| E1      | 1.50                    | 1.70 |  |  |
| е       | 0.90                    | 1.00 |  |  |
| e1      | 1.80                    | 2.00 |  |  |
| L       | 0.30                    | 0.60 |  |  |

Note: Followed From JEDEC MO-178-C.

# **Carrier Dimensions**





| Tape Size | Pocket Pitch | Pocket Pitch Reel Size (A) |     | Reel Width | Empty Cavity | Units per Reel |
|-----------|--------------|----------------------------|-----|------------|--------------|----------------|
| (W1) mm   | (P) mm       | in                         | mm  | (W2) mm    | Length mm    | >20            |
| 8         | 4            | 7                          | 180 | 8.4        | 300~1000     | 3,000          |