

### PWM+QR Multi-mode Controller with Primary Side Regulation

REV. 00

#### **General Description**

In order to enhance the efficiency performance, the LD5523D2 integrates the multi-mode PWM controller, which consists of Quasi-Resonant (QR) PWM control for light load condition and Continue Conduction Mode (CCM) for heavy load condition. Moreover, the QR controller gains the system performance, but also brings the worse EMI capability, especially at boundary mode in heavy load. While the frequency swapping function of LD5523D2 can reduce the EMI emission of SMPS and helps the power circuit designers to simply deal with EMI filter and saves several component and developing time.

The LD5523D2 is implemented in SOT-26 package, and includes the comprehensive protection function, such as Over Load Protection (OLP), Over Voltage Protection (OVP), Output Short Circuit Protection (OSCP) and adjustable Over Temperature Protection (CS\_OTP). Furthermore, the programmable brown-in/out protection is built-in.

#### **Features**

- PSR CCM+QR Multi-Mode Control.
- Frequency Swapping for better EMI performance
- Low Startup Current (<1.5μA)</li>
- Built-in load regulation compensation
- 65 kHz PWM switching frequency.
- Current mode control with cycle-by-cycle current limit
- UVLO (Under Voltage Lock Out)
- LEB (Leading-Edge Blanking) on CS pin
- VCC & FB Over Voltage Protection
- Adjustable Brown in/out on FB pin.
- External OTP (Over Temperature Protection) on CS Pin
- Internal OTP (Over Temperature Protection)
- Gate Source/Sink Capability: 40mA/-170mA @ output pin with 1nF capacitor.

### **Applications**

- Networking power supply
- Lower Power AC/DC Adaptor

# 





### **Pin Configuration**



Y : Year code (D: 2004, E: 2005.....)

W : Week code
PP : Production code
tnD2 : LD5523D2

### **Ordering Information**

| Part number | Package | TOP MARK   | Shipping          |
|-------------|---------|------------|-------------------|
| LD5523D2 GL | SOT-26  | Ytn/WD2/PP | 3000 /tape & reel |

The LD5523D2 is ROHS compliant/ green packaged.

### **Protection Mode**

| Product<br>Name | Switching<br>Frequency | VCC_OVP       | FB_OVP        | FB_O/S        | OLP           | CS_OTP        | BNI/BNO       |
|-----------------|------------------------|---------------|---------------|---------------|---------------|---------------|---------------|
| LD5523D2        | 65kHz @ high line      | Auto recovery |

### **Pin Descriptions**

| NAME | PIN<br>(SOT-26) | FUNCTION                                                |  |
|------|-----------------|---------------------------------------------------------|--|
| GND  | 1               | Ground                                                  |  |
| COMP | 2               | Output of the error amplifier for voltage compensation. |  |
| FB   | 3               | Auxiliary voltage sense and feedback control.           |  |
| CS   | 4               | rrent sense pin, connect to sense the switch current.   |  |
| VCC  | 5               | supply voltage pin.                                     |  |
| OUT  | 6               | Gate drive output to drive the external MOSFET switch.  |  |







### **Absolute Maximum Ratings**

| Supply Voltage VCC,                                       | -0.3V ~30V       |
|-----------------------------------------------------------|------------------|
| COMP                                                      | -0.3V ~ 7V       |
| OUT                                                       | -0.3V ~ VCC+0.3V |
| FB, CS                                                    | -0.3V~ 7V        |
| Maximum Junction Temperature                              | 150°C            |
| Storage Temperature Range                                 | -65°C to 150°C   |
| Package Thermal Resistance (SOT-26, $\theta$ JA)          | 200°C/W          |
| Power Dissipation (SOT-26, at Ambient Temperature = 85°C) | 200mW            |
| Lead temperature (Soldering, 10sec)                       | 260°C            |
| ESD Voltage Protection, Human Body Model                  | 2 KV             |
| ESD Voltage Protection, Machine Model                     | 200 V            |
|                                                           |                  |

#### **Caution:**

Stress exceeding maximum ratings may damage the device. Maximum ratings are stress ratings only. Functional operation above the recommended operating conditions is not implied. Extended exposure to stress above recommended operating conditions may affect device reliability.

#### **Recommended Operating Conditions**

| Item                                             | Min. | Max. | Unit |
|--------------------------------------------------|------|------|------|
| Operating Junction Temperature                   | -40  | 125  | °C   |
| VCC voltage                                      | 8    | 16   | V    |
| VCC capacitor                                    | 4.7  | 10   | μF   |
| COMP Capacitor                                   | 680  | 2200 | pF   |
| CS Filter Capacitor                              | 47   | 390  | pF   |
| Start-up resistor Value (AC Side, Half Wave)     | 400K | 2M   | Ω    |
| Start-up resistor Value (V <sub>Bulk</sub> Side) | 2M   | 4.5M | Ω    |

#### Note:

- 1. It's essential to connect VCC pin with a SMD ceramic capacitor  $(0.1\mu F\sim 0.47\mu F)$  to filter out the undesired switching noise for stable operation. This capacitor should be placed close to IC pin as possible.
- 2. Connecting a capacitor to COMP pin is also essential to filter out the undesired switching noise for stable operation.
- 3. The small signal components should be placed close to IC pin as possible.



### **Electrical Characteristics**

(T<sub>A</sub> = +25°C unless otherwise stated, VCC=12.0V)

| PARAMETER                     | CONDITIONS                                 | SYMBOL                 | MIN  | TYP   | MAX  | UNITS |
|-------------------------------|--------------------------------------------|------------------------|------|-------|------|-------|
| Supply Voltage (VCC Pin)      |                                            |                        |      |       |      |       |
| Startup Current               | VCC=UVLO-ON-0.05V                          | Icc_st                 |      |       | 1.5  | μА    |
|                               | V <sub>COMP</sub> =0V, OUT=open*           | Icc_op                 |      | 0.35  |      | mA    |
| Operating Current             | V <sub>COMP</sub> =3.5V, OUT=1nF*          | ICC_OP2                |      | 1.5   |      | mA    |
|                               | Auto current protection*                   | ICC_OPA1               |      | 0.8   |      | mA    |
| UVLO (OFF)                    |                                            | Vcc_off                | 6.5  | 7.0   | 7.5  | V     |
| UVLO (ON)                     |                                            | Vcc_on                 | 15.5 | 16.5  | 17.5 | V     |
| VCC OVP Level                 |                                            | Vcc_ovp                | 26.5 | 28    | 29.5 | V     |
| VCC OVP de-bounce time        | *                                          | Nvcc_ovp               |      | 6     |      | Cycle |
| QRD (Quasi Resonant Detec     | tion, FB Pin)                              |                        |      |       |      | 1     |
| Reference Voltage, VREF       |                                            | V <sub>REF</sub>       | 1.98 | 2.00  | 2.02 | V     |
| Load Compensation Current     |                                            | I <sub>LOAD_COMP</sub> | 5.4  | 6     | 6.6  | μА    |
| Brown In Trip Level           |                                            | I <sub>BNI</sub>       | 89   | 95    | 101  | μА    |
| Brown Out Hysteresis          |                                            | I <sub>BNO_HYS</sub>   |      | 10    |      | μА    |
| Brown Out De-bounce Time      | *                                          | T <sub>DB_BNO</sub>    |      | 75    |      | ms    |
| Current Sense (CS Pin)        |                                            |                        |      |       |      |       |
| Maximum Input Voltage         | Low Line                                   | Vcs_max_ll             | 0.75 | 0.8   | 0.85 | V     |
| Maximum Input Voltage         | High line*                                 | Vcs_max_hl             |      | 0.65  |      | V     |
| Minimum Vcs-off               | Low Line                                   | Vcs_min_l              | 0.12 | 0.145 | 0.17 | V     |
| Leading Edge Blanking Time    | *                                          | T <sub>LEB</sub>       |      | 450   |      | ns    |
| Internal Slope Compensation   | Ton>1.5μs to Ton_max. (Linearly increase)* | V <sub>SLP_L</sub>     |      | 225   |      | mV    |
| OTP (Over Temperature, CS     | Pin)                                       |                        |      |       |      |       |
| CS OTP Level                  | Recovery voltage at high line              | Vcs_otp                | 0.23 | 0.25  | 0.27 | V     |
| Hysteresis                    | *                                          | Vcs_otp_hys            |      | 0.05  |      | V     |
| CS OTP de-bounce time         | *                                          | T <sub>CS_OTP</sub>    |      | 5.4   |      | ms    |
| Oscillator for Switching Fred | quency                                     |                        |      |       |      |       |
| CCM Frequency                 | Low Line                                   | Fccм                   | 67   | 75    | 83   | kHz   |
| Minimum Frequency             |                                            | F <sub>S_MIN</sub>     | 300  | 350   | 400  | Hz    |





| PARAMETER                  | CONDITIONS                         | SYMBOL                 | MIN  | TYP | MAX  | UNITS |
|----------------------------|------------------------------------|------------------------|------|-----|------|-------|
| Output Drive (OUT Pin)     |                                    |                        |      |     |      |       |
| Maximum On Time            |                                    | T <sub>ON_MAX</sub>    | 10   | 12  | 14   | μS    |
| Output High Clamp Level    | V <sub>CC</sub> =16V*              | V <sub>OUT_CLAMP</sub> | 11.5 | 13  | 14.5 | V     |
| Soft Start                 |                                    |                        |      |     |      |       |
| Soft Start Time            | Vcs-off from 0.5V to Vcs_MAX(OFF)* | Tss                    |      | 5   |      | ms    |
| FB OVP (Feedback Over Vo   | tage Protection)                   |                        |      |     |      |       |
| FB Over Voltage Protection | *                                  | V <sub>FB_OVP</sub>    |      | 2.4 |      | V     |
| Open Loop Protection       |                                    |                        |      |     |      |       |
| OLP Trip Level             |                                    | Volp                   |      | 4.5 | 4.75 | V     |
| OLP delay time             | After soft-start*                  | T <sub>D_OLP</sub>     |      | 65  |      | ms    |
| Internal OTP (Over Tempera | ture)                              |                        |      |     |      |       |
| OTP Level                  | *                                  | Тотр                   |      | 140 |      | °C    |
| OTP Hysteresis             | *                                  | T <sub>OTP_HYS</sub>   |      | 22  |      | °C    |

<sup>\*:</sup> Guaranteed by design.











### LD5523D2

11/11/2020



Fig. 7 Reference Voltage vs. Temperature



Fig. 9 V<sub>CSMAX</sub> (Low Line) vs. Temperature



Fig. 8 Load Compensation vs. Temperature



Fig. 10 VCC OVP vs. Temperature





# **Application Information Operation Overview**

The LD5523D2 is an excellent primary side feedback controller with quasi-resonant operation to provide high efficiency. The LD5523D2 removes the need for secondary feedback circuits while achieving excellent line and load regulation. It meets the green-power requirement and is intended for the use in those modern switching power suppliers and linear adaptors that demand higher power efficiency and power-saving. It integrates with more functions to reduce the external components counts and the size. Major features are described as below.

#### **Under Voltage Lockout (UVLO)**

An UVLO comparator is implemented in it to detect the voltage across VCC pin. It would assure the supply voltage enough to turn on the LD5523D2 and further to drive the power MOS. As shown in Fig. 11, a hysteresis is built in to prevent shutdown from voltage dip during startup.



#### **Startup Current and Startup Circuit**

The typical startup circuit to generate VCC of the LD5523D2 is shown in Fig. 12. At startup transient, the

VCC is below the UVLO(ON) threshold, so there's no pulse delivered out from LD5523D2 to drive the power MOS. Therefore, the current through  $R_{\mathsf{START}}$  will be used to charge the capacitor C1. Until the VCC is fully charged to deliver the drive-out signal, the auxiliary winding of the transformer will provide supply current. Lower startup current requirement on the PWM controller will help to increase the value of  $R_{\mathsf{START}}$  and then reduce the power consumption on  $R_{\mathsf{START}}$ . By using CMOS process and some unique circuit design, the LD5523D2 requires only  $1.5\mu\text{A}$  max to start up. Higher resistance of  $R_{\mathsf{START}}$  will spend much more time to start up. The user is recommended to select proper value of  $R_{\mathsf{START}}$  and C1 to optimize the power consumption and startup time.



#### **Principle of CV Operation**

In this primary side regulation converter, it can sense the output voltage from auxiliary winding. LD5523D2 samples the auxiliary winding on the primary-side to regulate the output voltage, as shown in the Fig. 13. The voltage induced in the auxiliary winding is a reflection of the secondary winding voltage while the MOS is in off state. Via a resistor divider connected between the auxiliary winding and FB pin, the auxiliary voltage is sampled after the sample delay time which is defined as 34~42% of



secondary current discharge time from previous cycle. And will be hold until the next sampling period. The sampled voltage is compared with an internal reference  $V_{REF}$  (2.00V) and the error will be amplified. The error amplifier output COMP reflects the load condition and controls the duty cycle to regulate the output voltage, thus constant output voltage can be achieved. The output voltage is given as:

$$V_{OUT} = 2.00 V (1 + \frac{Ra}{Rb}) (\frac{N_S}{N_a}) - V_F$$

Where  $V_F$  indicates the drop voltage of the output diode, Ra and Rb are top and bottom feedback resistor value, Ns and Na are the turns of transformer secondary and auxiliary.

In case that the output voltage is sensed through the auxiliary winding; the leakage inductance will induce ringing to affect output regulation. To optimize the collector voltage clamp circuit will minimize the high frequency ringing and achieve the best regulation. Fig. 14 shows the voltage waveform of drain to source in compare to those with large undershoot due to leakage inductance induced ring (Fig. 15). The ringing may make the sample error and cause poor performance for output voltage regulation. A proper selection for resistor R<sub>S</sub> which in series to the clamp diode, may reduce any large undershoot, as shown in Fig. 13.





Fig. 14



Fig. 15

#### **Load Regulation Compensation**

LD5523D2 is implemented with load regulation compensation to compensate the cable voltage drop and to achieve a better voltage regulation. The offset voltage across FB is produced by the internal sink current source during the sampling period. The internal sink current source is proportional to the value of over load current to compensate the cable loss as shown in Fig. 16. So, the offset voltage will decrease linearly and smoothly as the output current decreases from full-load to no-load. It is programmable by adjusting the resistance of the voltage divider to compensate the drop for cable lines used in various conditions. The ILC\_MAX is 6µA for LD5523D2 a. The equation of internal sink current is shown as:

$$I_{LC} = 6 \times \frac{I_{RATED}}{I_{OLP}}(\mu A)$$

Where

The IRATED means the output current in rated.

The I<sub>LC</sub> is calculated current of load compensation.





The I<sub>LC MAX</sub> is the maximum current of load compensation.

The IOLP means the over load protection current.

For Networking used to set the I<sub>OLP</sub>=130%~150%×I<sub>O</sub>

The compensation current versus lo is shown as:



#### Oscillator and Switching Frequency

The LD5523D2 is implemented with frequency swapping function which helps the power supply designers to both optimize EMI performance and lower system cost.

#### **Quasi-Resonant Mode Detection**

The LD5523D2 employs quasi-resonant (QR) switching scheme to switch in valley-mode either in CV or CC operation. This will greatly reduce the switching loss and the ratio dv/dt in the entire operating range for the power supply. Fig. 17 shows the typical QR detection block. The QR detection will detect auxiliary winding signal to drive MOS as FB pin voltage drops to 0.2V. The QR comparator will not activate if FB pin voltage remains above 0.4V.



Fig. 17

#### **Multi-Mode Operation**

The LD5523D2 is a QR+CCM controller operating in multi-modes. The controller changes operation modes according to line voltage and load conditions. At heavy-load, there might be two situations to meet. If the system AC input is in low line, for better performance in low line ripple and decrease primary side peak current, the LD5523D2 will turn on in CCM-Mode with CCM frequency 75 kHz. If in high line, the switching frequency will decrease to 65 kHz, in this state, the controller will work in QR mode or skip the first valley to turn on in 2nd, 3<sup>rd</sup>....valley. The switching frequency would vary depending on the line voltage and the load conditions when the system is operated in multi-mode.

At medium load conditions (operation frequency about 18 kHz ~ 75 kHz in low line), the frequency is clamped between green mode frequency and maximum frequency. However, the characteristic in valley switching behaves will without problem in this condition. The LD5523D2 will turn on in 4th, 5th.... valley. That is, when the load decreases, the system will automatically skip some valleys and the switching frequency is therefore reduced. A smooth frequency fold-back and high power efficiency are then achieved. Also the light load condition, makes the





switching frequency decreases to 18 kHz, the better efficiency is achieved equally.

At zero load or very light load conditions, the system operates in minimum frequency for power saving. The system modulates the frequency according to the load conditions.

# **Current Sensing and Leading-Edge Blanking**

The typical current mode of PWM controller feedbacks both current signal and voltage signal to close the control loop and achieve regulation. As shown in Fig. 13, the LD5523D2 detects the primary MOS current from the CS pin, which is not only for the peak current mode control but also for the pulse-by-pulse current limit. The maximum voltage threshold of the current sensing pin is set at 0.8V in low line. From above, the MOSFET peak current can be obtained from below.

$$I_{PEAK^{(MAX)}} = \frac{0.8V}{R_{CS}}$$
 At low line  $I_{PEAK^{(MAX)}} = \frac{0.65V}{R_{CS}}$  At high line

A leading-edge blanking (LEB) time about 450ns is included in the input of CS pin to prevent the false-trigger from the turn-on current spike.

#### **High/Low Line Detection**

LD5523D2 has setting the high/low line detect voltage through (Ra), assume that  $V_{HL\_H}$  is the boundary voltage between high/low line detect level. The equation of Ra is shown as:

$$R_{a} = \frac{V_{HL\_H} \times \sqrt{2} \times \frac{N_{a}}{N_{P}}}{200\mu A}$$

The high line current as  $200\mu A$ , according to the Ra value, the C.C. compensation will adjust at different lines voltage.

#### Principle of C.C. Operation

The primary side control scheme is applied to eliminate secondary feedback circuit or opto-coupler, which will reduce the system cost. The switching waveforms are shown in Fig. 18. The output current "lo" can be expressed as:

$$I_{O}(A) = \frac{i_{S,M} \times T_{DIS}}{T_{S}}$$
$$= \frac{N_{P}}{N_{S}} \times i_{P,M} \times \frac{T_{DIS}}{T_{S}}$$
$$= \frac{N_{P}}{N_{S}} \times \frac{V_{CSM}}{R_{CS}} \times \frac{T_{DIS}}{T_{S}}$$

The primary mean current (i<sub>P,M</sub>), The secondary mean current (i<sub>P,M</sub>), inductor current discharge time ( $T_{DIS}$ ) and switching period ( $T_{S}$ ) can be detected by the IC. The ratio of  $V_{CSM^*}T_{DIS}/T_{S}$  will be modulated as a constant ( $V_{CSM^*}T_{DIS}/T_{S} = I_{CC}=0.134$ ), so that Io can be obtained as

$$I_{O}(A) = \frac{N_{P}}{N_{S}} \times \frac{V_{CSM}}{R_{CS}} \times \frac{T_{DIS}}{T_{S}}$$
$$= \frac{N_{P}}{N_{S}} \times \frac{I_{CC}}{R_{CS}}$$

However this is an approximate equation. The user may fine-tune it according to the experiment result.





# OVP (Over Voltage Protection) on VCC – Auto Recovery

LD5523D2 is implemented with OVP function through VCC. As the VCC voltage rises over the OVP threshold voltage, the output drive circuit will be shut off simultaneously thus to stop the switching of the power MOS until the next UVLO (ON) arrives. The VCC OVP function of LD5523D2 is an auto-recovery type. The Fig. 19 shows its auto recovery operation. That is, if the OVP condition is removed, it will resume to normal output voltage and VCC level in normal condition.



Fig. 19

# Over Load Protection (OLP) - Auto Recovery

LD5523D2 is implemented with OLP function. LD5523D2 features auto recovery function of it. In the example of the fault condition, the feedback system will force the voltage loop enter toward the saturation. As the built in V<sub>COMP</sub> tripped pull high level and stay for more than the OLP delay time, the protection will be activated and then turn off the gate output to stop the switching of power circuit. The OLP delay time is set by internal high frequency counter. It is to prevent the false triggering from the power-on and turn-off transient. The OLP delay time is set as 65ms without soft start.

# FB Open/Short Circuit Protection – Auto Recovery for LD5523D2

In soft start period, the Fig. 20 shows the operation. When FB lowers arm resistor is short to GND or upper arm resistor open, which keeps on iFB smaller than 12.5µA. Then the soft start will turn to generate a driving signal and keep auto recovery till FB open or short fault is removed. The iFB current is a reflection voltage from primary side to auxiliary winding through the FB upper arm resistor.



Brown-In/ Brown-Out Protection (BNI/BNO)

– Auto Recovery

The LD5523D2 integrates the brown in, brownout protection and valley detection into FB pin. The auxiliary voltage reflects a proportional bulk voltage during the on time. Fix the internal current at the BNI, BNO and, the BNI level could be set by modulating the FB divided resistors and auxiliary voltage, as shown in Fig. 21. For preventing the abnormal condition of line voltage to causing damage, BNO function is implemented, while turns off the gate signal after de-bounce time 75ms as BNO occurring, as





shown in Fig. 22. The relationship of input voltage and BNI/BNO is as follows.

$$\begin{aligned} V_{DC\_BNI} &= \frac{N_P}{N_a} \cdot I_{BNI} \cdot R_a \\ V_{DC\_BNO} &= \frac{N_P}{N_a} \cdot I_{BNO} \cdot R_a \end{aligned}$$

#### Where

V<sub>DC\_BNI</sub> is predicted BNI DC value of input voltage.

V<sub>DC\_BNO</sub> is predicted BNO DC value of input voltage.

I<sub>BNI</sub> is BNI trip current, I<sub>BNO</sub> is BNO trip current.

N<sub>p</sub> is turns ration of primary-side winding.

Na is turns ration of auxiliary winding.



Fig. 21



Fig. 22

# Over Voltage Protection on FB Pin (FB OVP) – Auto Recovery

An output overvoltage protection is implemented in the LD5523D2. The auxiliary winding voltage can be reflected from secondary winding, in which the FB pin voltage is proportional to output voltage during the gate off time. OVP is worked by sensing the auxiliary voltage via the divided resistors  $R_b$ , referring to Fig. 21. If  $V_{FB}$  overs the FB OVP trip level, the internal counter starts counting 6 cycles, and then LD5523D2 goes to auto-recovery protection mode until the FB OVP status is defused.

## PCB Layout Guideline – Power GND & Signal GND

As shown in Fig. 23. The orange power ground path should be wide enough and keep away from low voltage path. A low voltage signal as COMP ground should be through IC ground and VCC capacitor ground to make the loop as small as possible, which is shown in pink line. The ground of auxiliary winding goes through FB resistor ground, then, returning VCC capacitor ground, which is presented in blue line. Finally, the VCC ground is back to bulk cap ground as shown in green line.



Fig. 23





# Over Temperature Protection on CS Pin (CS OTP) – Auto Recovery

LD5523D2 is implemented over temperature protection function on CS pin which senses CS voltage to determine NTC status during gate off region. If the VCS greater than 0.3V (in high line voltage) at start-up and keeps over 5.4ms (without soft start period), the CS\_OTP would be triggered, until the VCS less than the recovery voltage 0.25V, the IC will stay in auto recovery mode, until the temperature decreases. The CS\_OTP is 0.35V for the low line voltage.



# Package Information sor-26



| Symbol   | Dimension i | n Millimeters | Dimension | s in Inches |  |
|----------|-------------|---------------|-----------|-------------|--|
| Syllibol | Min         | Max           | Min       | Max         |  |
| Α        | 2.692       | 3.099         | 0.106     | 0.122       |  |
| В        | 1.397       | 1.803         | 0.055     | 0.071       |  |
| С        |             | 1.450         |           | 0.057       |  |
| D        | 0.300       | 0.500         | 0.012     | 0.020       |  |
| F        | 0.95 TYP    |               | 0.037 TYP |             |  |
| Н        | 0.080       | 0.254         | 0.003     | 0.010       |  |
| I        | 0.050       | 0.150         | 0.002     | 0.006       |  |
| J        | 2.600       | 3.000         | 0.102     | 0.118       |  |
| M        | 0.300       | 0.600         | 0.012     | 0.024       |  |
| θ        | 0°          | 10°           | 0°        | 10°         |  |





### **Revision History**

| REV. | Date       | Change Notice          |
|------|------------|------------------------|
| 00   | 11/11/2020 | Original Specification |

#### **Important Notice**

Leadtrend Technology Corp. reserves the right to make changes or corrections to its products at any time without notice. Customers should verify the datasheets are current and complete before placing order.