

# **CHIPLINK P-Channel Enhancement Mode Power MOSFET**

### **Description**

The LX3401S combines advanced trench technology to provide excellent  $R_{DS(ON)}$ , low gate charge and operation with gate voltage as low as 2.5V. This device is suitable for use as a load switch or other general applications.

#### **Features**

- $\begin{array}{ll} \bullet & V_{DS}\text{=-}30\text{V, } I_D\text{=-}4.2\text{A} \\ & R_{DS(ON)}\text{<-}55\text{m}\Omega\text{@VDS}\text{=-}10\text{V} \\ & R_{DS(ON)}\text{<-}75\text{m}\Omega\text{@VDS}\text{=-}4.5\text{V} \\ & R_{DS(ON)}\text{<-}90\text{m}\Omega\text{@VDS}\text{=-}2.5\text{V} \end{array}$
- Low gate charge
- High power and current handing capability
- Termination is Lead-free and RoHS Compliant



### **Applications**

- PWM applications
- Load switch
- Power Management



## **Maximum Ratings**(T<sub>A</sub>=25 °C unless otherwise noted)

| Parameter                              | Symbol                            | Maximum    | Units        |
|----------------------------------------|-----------------------------------|------------|--------------|
| Drain-Source Voltage                   | V <sub>DS</sub>                   | -30        | V            |
| Gate-Source Voltage                    | V <sub>GS</sub>                   | ±12        | V            |
| Continuous Drain Current               | I <sub>D</sub>                    | -4.2       | Α            |
| Pulsed Drain Current <sup>B</sup>      | I <sub>DM</sub>                   | -30        | Α            |
| Maximum Power Dissipation <sup>A</sup> | P <sub>D</sub>                    | 1.2        | W            |
| Junction and Storage Temperature Range | T <sub>J</sub> , T <sub>STG</sub> | -55 To 150 | $^{\circ}$ C |

### **Thermal Characteristic**



# **Electrical Characteristics** (T<sub>A</sub>=25 °C unless otherwise specified)

| Parameter                          | Symbol              | Test conditions                              | MIN  | TYP | MAX  | UNIT |  |  |
|------------------------------------|---------------------|----------------------------------------------|------|-----|------|------|--|--|
| Drain-Source Breakdown<br>Voltage  | BV <sub>DSS</sub>   | V <sub>GS</sub> =0V, I <sub>D</sub> =-250uA  | -30  |     |      | V    |  |  |
| Gate-Threshold Voltage             | $V_{th(GS)}$        | $V_{DS}$ = $V_{GS}$ , $I_{D}$ =-250 uA       | -0.7 | -1  | -1.3 | V    |  |  |
| Gate-body Leakage                  | IGSS                | $V_{DS}=0V$ , $V_{GS}=\pm10V$                |      |     | ±100 | nA   |  |  |
| Zero Gate Voltage Drain<br>Current | IDSS                | V <sub>DS</sub> =-24V, V <sub>GS</sub> =0V   |      |     | -1   | uA   |  |  |
|                                    | R <sub>DS(ON)</sub> | V <sub>GS</sub> =-10V, I <sub>D</sub> =-4.2A |      | 48  | 55   | mΩ   |  |  |
| Drain-Source On-Resistance         |                     | V <sub>GS</sub> =-4.5V, I <sub>D</sub> =-4A  |      | 56  | 75   | mΩ   |  |  |
|                                    |                     | V <sub>GS</sub> =-2.5V, I <sub>D</sub> =-1A  |      | 72  | 90   | mΩ   |  |  |
| Forward Transconductance           | <b>g</b> FS         | V <sub>DS</sub> =-5V, I <sub>D</sub> =-4.2A  |      | 10  |      | S    |  |  |
| Dynamic Characteristics            |                     |                                              |      |     |      |      |  |  |
| Input Capacitance                  | C <sub>iss</sub>    | \\\\ 45\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\      |      | 880 |      |      |  |  |
| Output Capacitance                 | Coss                | $V_{DS} = -15V$ , $V_{GS} = 0V$ ,<br>F=1MHz  |      | 105 |      | pF   |  |  |
| Reverse Transfer Capacitance       | C <sub>rss</sub>    | 1 - 11011 12                                 |      | 65  |      |      |  |  |
| Switching Capacitance              |                     |                                              |      |     |      |      |  |  |
| Turn-on Delay Time                 | t <sub>d(on)</sub>  |                                              |      | 7   |      | nS   |  |  |
| Turn-on Rise Time                  | t <sub>r</sub>      | $V_{DD}$ = -15V, $I_{D}$ =-4.2A              |      | 3   |      | nS   |  |  |
| Turn-off Delay Time                | t <sub>d(off)</sub> | $V_{GS} = -10V, R_{GEN} = 6\Omega$           |      | 30  |      | nS   |  |  |
| Turn-off Fall Time                 | t <sub>f</sub>      |                                              |      | 12  |      | nS   |  |  |
| Total Gate Charge                  | Qg                  | $V_{DS} = -15V$ , $I_{D}=-4.2A$ ,            |      | 8.5 |      | nC   |  |  |
| Gate-Source Charge                 | Q <sub>gs</sub>     | V <sub>GS</sub> =-4.5V                       |      | 1.8 |      | nC   |  |  |
| Gate-Drain Charge                  | $Q_{gd}$            |                                              |      | 2.7 |      | nC   |  |  |
| Drain-Source Diode Characteristics |                     |                                              |      |     |      |      |  |  |
| Diode Forward Voltage              | V <sub>SD</sub>     | V <sub>GS</sub> =0V, I <sub>D</sub> =-4.2A   |      |     | -1.2 | V    |  |  |
| Diode Forward Current              | Is                  |                                              |      |     | -2   | Α    |  |  |

#### **Notes:**

- A. The Power dissipation P<sub>D</sub> is based on T<sub>J(MAX)</sub>=150 °C, using≤10s junction-to ambient thermal resistance.
- B. Repetitive rating, pulse width limited by junction temperature  $T_{J(MAX)}$ =150  $^{\circ}$ C. Ratings are based on low frequency and duty cycles to keep initial  $T_J$ =25  $^{\circ}$ C.
- C. The Static characteristics in Figures are obtained using  $\leq$ 300  $\mu$  s pulses, duty cycle 2% max.



## **Typical Electrical and Thermal Characteristics**









T<sub>J</sub>-Junction Temperature(°C)

Figure 9: Power Dissipation



Figure 11: Switching Test Circuit



Figure 8: Capacitance Characteristics



T<sub>J</sub>-Junction Temperature(°C)

Figure 10: Drain Current



Figure 12: Switching Waveform





Figure 13: Safe Operation Area



Figure 14: Normalized Maximum transient Thermal Impedance



#### **SOT-23 Package Information**



| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|--------|---------------------------|-------|----------------------|-------|--|
|        | Min.                      | Max.  | Min.                 | Max.  |  |
| Α      | 0.900                     | 1.150 | 0.035                | 0.045 |  |
| A1     | 0.000                     | 0.100 | 0.000                | 0.004 |  |
| A2     | 0.900                     | 1.050 | 0.035                | 0.041 |  |
| b      | 0.300                     | 0.500 | 0.012                | 0.020 |  |
| С      | 0.080                     | 0.150 | 0.003                | 0.006 |  |
| D      | 2.800                     | 3.000 | 0.110                | 0.118 |  |
| E      | 1.200                     | 1.400 | 0.047                | 0.055 |  |
| E1     | 2.250                     | 2.550 | 0.089                | 0.100 |  |
| е      | 0.950 TYP.                |       | 0.037 TYP.           |       |  |
| e1     | 1.800                     | 2.000 | 0.071                | 0.079 |  |
| L      | 0.550 REF.                |       | 0.022 REF.           |       |  |
| L1     | 0.300                     | 0.500 | 0.012                | 0.020 |  |
| θ      | 0°                        | 8°    | 0°                   | 8°    |  |

THIS PRODUCT HAS BEEN DESIGNED AND QUALIFIED FOR THE CONSUMER MARKET. APPLICATIONS OR USES AS CRITIAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS ARE NOT AUTHORIZED.

CHIPLINK DOES NOT ASSUME ANY LIABILITY ARISING OUT OF SUCH APPLICATIONS OR USES OF ITS PRODUCTS.

THIS DOCUMENT SUPERSEDES AND REPLACES ALL INFORMATION PREVIOUSLY SUPPLIED. CHIPLINK RESERVES THE RIGHT TO IMPROVE PRODUCT DESIGN, FUNCTIONS AND RELIABILITY WITHOUT NOTICE.