## L9678P L9678P-S ## Automotive user configurable airbag and battery cut-off IC #### Datasheet - production data #### **Features** - AEC-Q100 qualified - Energy reserve voltage power supply - High frequency boost regulator, 1.882 MHz - Output voltage user selectable, 23 V or 33 V ±5% - User configurable linear power supplies - 5.0 V and 7.2 V ±4% output voltages - External pass transistor - Fully integrated 3.3 V ±4% linear regulator - Battery voltage monitor and shutdown control with wake-up control - System voltage diagnostics with integrated ADC - · Crossover switch - Crossover performance, max 3 Ω, 600 mA max. - Squib/pyroswitch deployment drivers - 4 channel HSD/LSD - 25 V maximum deployment voltage - 1.2 A @ 2 ms and 1.75 A @ 0.5/0.7 ms deployment profiles - Integrated safing FET linear regulator, 20 V/25 V nominal - Current monitoring - Rmeasure, STB, STG and leakage diagnostics - High and low side driver FET tests - Safing FET test - User customizable safing logic - Two channel PSI-5 remote sensor interface (asynchronous mode), [only for L9678P-S version] - Four channel hall-effect, resistive or switch sensor interface - ISO9141 transceiver - Dual channel configurable high-side/low-side LED driver - Watchdog timer - Two integrated oscillators: 7.5/16 MHz - Temperature sensor - 32 bit SPI communications - Minimum operating voltage = 6 V - Operating temperature, -40 °C to 95 °C - Packaging 64 pin ### **Applications** - · Low end airbag systems - Cut-off battery systems - Pyro Fuse/Pyroswitch management Contents L9678P, L9678P-S ## **Contents** | 1 | Desc | ription | 12 | |---|-------|-------------------------------------------------|----| | 2 | Abso | olute and operative maximum ratings1 | 13 | | | 2.1 | Absolute maximum ratings | 13 | | | 2.2 | Operative maximum ratings | 15 | | | 2.3 | Pin-out description | 18 | | 3 | Ove | view and block diagram1 | 19 | | 4 | Star | -up power control 2 | 21 | | | 4.1 | Power supply overview | 21 | | | 4.2 | Power mode control | 22 | | | | 4.2.1 Power_off mode | 23 | | | | 4.2.2 Sleep mode | 23 | | | | 4.2.3 Active mode | 23 | | | | 4.2.4 Passive mode | 23 | | | | 4.2.5 Power-up and power-down sequence | 25 | | | | 4.2.6 Operating states | 28 | | | 4.3 | Configurable system power control | 30 | | | | 4.3.1 ERBOOST switching regulator | 30 | | | | 4.3.2 Energy reserve capacitor charging circuit | 31 | | | | 4.3.3 ER switch and COVRACT pin | 32 | | | | 4.3.4 VDD5 linear regulator | 33 | | | | 4.3.5 VDD3V3 linear regulator | 34 | | | | 4.3.6 VSUP linear regulator (optional) | 35 | | | | 4.3.7 VSF linear regulator | 35 | | | 4.4 | Reset functions | 36 | | 5 | SPI i | nterface | 38 | | | 5.1 | Global SPI register | 52 | | | 5.2 | Read/write register | 54 | | | | 5.2.1 Fault status register (FLTSR) | 54 | | | | 5.2.2 System configuration register (SYS_CFG) | 56 | | | | 5.2.3 System control register (SYS_CTL) | 58 | | | | | | | 5.2.4 | SPI Sleep command register (SPI_SLEEP) | |--------|---------------------------------------------------------------------------------------| | 5.2.5 | System status register (SYS_STATE) 60 | | 5.2.6 | Power state register (POWER_STATE) 61 | | 5.2.7 | Deployment configuration registers (DCR_x)64 | | 5.2.8 | Deployment command (DEPCOM)66 | | 5.2.9 | Deployment configuration registers (DSR_x)67 | | 5.2.10 | Deployment current monitor status registers (DCMTSxy) 68 | | 5.2.11 | Deploy enable register (SPIDEPEN) 69 | | 5.2.12 | Squib/pyroswitch ground loss register (LP_GNDLOSS)69 | | 5.2.13 | Device version register (VERSION_ID) | | 5.2.14 | Watchdog retry configuration register (WD_RETRY_CONF)70 | | 5.2.15 | Watchdog timer configuration register (WDTCR)71 | | 5.2.16 | WD1 timer control register (WD1T)72 | | 5.2.17 | WD1 state register (WDSTATE) | | 5.2.18 | Clock configuration register (CLK_CONF) | | 5.2.19 | Scrap state entry command register (SCRAP_STATE) | | 5.2.20 | Safing state entry command register (SAFING_STATE) | | 5.2.21 | WD1 test command register (WD1_TEST)75 | | 5.2.22 | System diagnostic register (SYSDIAGREQ)75 | | 5.2.23 | Diagnostic result register for deployment loops (LPDIAGSTAT)77 | | 5.2.24 | Loops diagnostic configuration command register for low level diagnostic (LPDIAGREQ) | | 5.2.25 | Loops diagnostic configuration command register for high level diagnostic (LPDIAGREQ) | | 5.2.26 | DC sensor diagnostic configuration command register (SWCTRL) 84 | | 5.2.27 | ADC request and data registers (DIAGCTRL_x) | | 5.2.28 | GPO configuration register (GPOCR)88 | | 5.2.29 | GPO configuration register (GPOCTRLx) | | 5.2.30 | GPO fault status register (GPOFLTSR) | | 5.2.31 | ISO fault status register (ISOFLTSR) | | 5.2.32 | Remote sensor configuration register (RSCRx)92 | | 5.2.33 | Remote sensor control register (RSCTRL)93 | | 5.2.34 | Remote sensor data/fault registers w/o fault (RSDRx)94 | | 5.2.35 | Safing algorithm configuration register (SAF_ALGO_CONF)98 | | 5.2.36 | Arming signals register (ARM_STATE)99 | | 5.2.37 | ARMx assignment registers (LOOP_MATRIX_ARMx)100 | | 5.2.38 | ARMx pulse stretch registers (AEPSTS_ARMx)101 | | 5.2.39 | Safing records enable register (SAF_ENABLE)102 | | | | Contents L9678P, L9678P-S | | | 5.2.40 | Safing records request mask registers (SAF_REQ_MASK_x) | 103 | |---|------|---------|--------------------------------------------------------------|--------| | | | 5.2.41 | Safing records request target registers (SAF_REQ_TARGET_x) . | 104 | | | | 5.2.42 | Safing records response mask registers (SAF_RESP_MASK_x) . | 105 | | | | 5.2.43 | Safing records response target registers (SAF_RESP_TARGET_x | k) 106 | | | | 5.2.44 | Safing records data mask registers (SAF_DATA_MASK_x) | 107 | | | | 5.2.45 | Safing records threshold registers (SAF_THRESHOLD_x) | 108 | | | | 5.2.46 | Safing control registers (SAF_CONTROL_x) | 109 | | | | 5.2.47 | Safing record compare complete register (SAF_CC) | 112 | | 6 | Depl | loyment | drivers | 113 | | | 6.1 | Contro | ol logic | 113 | | | | 6.1.1 | Deployment current selection | 115 | | | | 6.1.2 | Deploy command expiration timer | 115 | | | | 6.1.3 | Deployment control flow | 116 | | | | 6.1.4 | Deployment success | 117 | | | 6.2 | Energy | y reserve - deployment voltage | 117 | | | 6.3 | Deploy | ment ground return | 117 | | | 6.4 | Deploy | ment driver protections | 117 | | | | 6.4.1 | Delayed low-side deactivation | 117 | | | | 6.4.2 | Low-side voltage clamp | 117 | | | | 6.4.3 | Short to battery | 117 | | | | 6.4.4 | Short to ground | 117 | | | | 6.4.5 | Intermittent open squib/pyroswitch | 118 | | | 6.5 | Diagno | ostics | 118 | | | | 6.5.1 | Low level diagnostic approach | 119 | | | | 6.5.2 | High level diagnostic approach | 124 | | 7 | Rem | ote sen | sor interface | 127 | | | 7.1 | PSI-5 | protocol | 128 | | | | 7.1.1 | Functional description - remote sensor modes | 129 | | | | 7.1.2 | RSU data fields and CRC | 130 | | | | 7.1.3 | Detailed description | 130 | | | 7.2 | Remot | te sensor interface fault protection | 133 | | | | 7.2.1 | Short to ground, current limit | 133 | | | | 7.2.2 | Short to battery | 133 | | | | 7.2.3 | Cross link | | | | | 7.2.4 | Leakage to battery, open condition | 134 | | | | | | | | L9678P | L9678P-S | Content | |--------|----------|---------| | | | | | | | 7.2.5 | Leakage to ground | | |----|-------|-----------|---------------------------------------|-----| | | | 7.2.6 | Thermal shutdown | 134 | | 8 | Watc | hdog t | imer | 135 | | | 8.1 | Tempo | oral watchdog | 135 | | | | 8.1.1 | Watchdog timer configuration | | | | | 8.1.2 | Watchdog timer operation | 137 | | | 8.2 | Watch | dog reset assertion timer | 138 | | | 8.3 | Watch | dog timer disable input (WDT/TM) | 138 | | 9 | DC s | ensor i | nterface | 139 | | 10 | Safin | ng logic | : | 142 | | | 10.1 | Safing | logic overview | 142 | | | 10.2 | SPI se | ensor data decoding | 143 | | | 10.3 | In-fran | ne and out-of-frame responses | 150 | | | 10.4 | Safing | state machine operation | 151 | | | | 10.4.1 | Simple threshold comparison operation | 151 | | | 10.5 | Safing | engine output logic (ARMxINT) | | | | 10.6 | Armin | g pulse stretch | | | | 10.7 | Additio | onal communication line | | | 11 | Gene | eral pur | pose output (GPO) drivers | 157 | | 12 | ISO9 | 141 tra | nsceiver | 160 | | 13 | Syste | em volt | age diagnostics | 161 | | | 13.1 | Analo | g to digital algorithmic converter | 165 | | 14 | Temp | peratur | e sensor | | | 15 | Appl | ication | s | 168 | | | 15.1 | Applic | ation circuit | 168 | | | 15.2 | вом ( | Bill Of Materials) | 169 | | 16 | Elect | trical cl | naracteristics | 171 | | | 16.1 | Config | uration and control | 171 | | | | | | | | | 16.2 | Internal analog reference | 1/3 | |----|-------|-------------------------------------------------|-------| | | 16.3 | Internal regulators | 174 | | | 16.4 | Oscillators | 174 | | | 16.5 | Watchdog | 175 | | | 16.6 | Reset | 175 | | | 16.7 | SPI interface | 176 | | | 16.8 | ER boost | 178 | | | 16.9 | ER charge | 180 | | | 16.10 | ER switch | 180 | | | 16.11 | COVRACT | 181 | | | 16.12 | VDD5 regulator | 181 | | | 16.13 | VDD3V3 regulator | 183 | | | 16.14 | VSUP regulator | 184 | | | 16.15 | VSF regulator | 185 | | | 16.16 | Deployment drivers | 186 | | | 16.17 | Squib/pyroswitch diagnostic | 189 | | | | 16.17.1 Squib/pyroswitch resistance measurement | . 189 | | | | 16.17.2 Squib/pyroswitch leakage test (VRCM) | . 190 | | | | 16.17.3 High/low side FET test | | | | | 16.17.4 Deployment timer test | | | | | Remote sensor interface | | | | | DC sensor interface | | | | | Safing engine | | | | 16.21 | General purpose output drivers | 198 | | | 16.22 | ISO9141 interface (K-LINE) | 200 | | | | 16.22.1 Analog to digital converter | | | | 16.23 | Voltage diagnostics (analog Mux) | 203 | | | 16.24 | Temperature sensor | 203 | | 17 | Quali | ty information | 204 | | | 17.1 | OTP trim bits | 204 | | 40 | Dools | aga information | 205 | | 18 | | age information | | | | 18.1 | LQFP64 (10x10x1.4 mm) package information | 205 | | L9678P, | Contents | | |---------|---------------------------------------------|-----| | | 18.2 LQFP64 (10x10x1.4) marking information | 207 | | 19 | Errata sheet | 208 | | 20 | Order codes | 209 | | 21 | Revision history | 210 | List of tables L9678P, L9678P-S ## List of tables | Table 1. | Absolute maximum ratings | 13 | |------------------------|--------------------------------------------------------------|-----| | Table 2. | Operative maximum ratings | | | Table 3. | Functions disabling by state | | | Table 4. | SPI register R/W | | | Table 5. | Global SPI register map | | | Table 6. | Global status word (GSW) | | | Table 7. | Short between loops diagnostics decoding | | | Table 8. | Watchdog timer status description | | | Table 9. | Records results comparison against two thresholds | | | Table 10. | Diagnostics control register (DIAGCTRLx) | | | Table 11. | Diagnostics divider ratios | | | Table 12. | Bill Of Materials. | | | Table 13. | Configuration and control DC specifications | | | Table 14. | Configuration and control AC specifications | | | Table 15. | Open ground detection DC specifications | | | Table 16. | Open ground detection AC specifications | | | Table 17. | Internal analog reference | | | Table 18. | Internal regulators DC specifications | | | Table 19. | Internal regulators AC specifications | | | Table 20. | Oscillators AC specifications | | | Table 21. | Temporal watchdog timer AC specifications | | | Table 22. | Reset DC specifications | | | Table 23. | Reset AC specifications | | | Table 24. | SPI DC specifications | | | Table 24. | SPI AC specifications | | | Table 25. | ER Boost converter DC specifications | | | Table 20. | ER boost converter AC specifications | | | Table 27. | | | | Table 26.<br>Table 29. | ER boost converter external components (Design Info) | | | | ER current generator DC specifications | | | Table 30. | ER current generator AC specifications | | | Table 31. | ER switch DC specifications | | | Table 32. | ER switch AC specifications | | | Table 33. | COVRACT DC Specifications | | | Table 34. | COVRACT AC specifications | | | Table 35. | VDD5 regulator DC specifications | | | Table 36. | VDD5 regulator AC specifications | | | Table 37. | VDD5 regulator external components (Design Info) | | | Table 38. | VDD3V3 regulator DC specifications | | | Table 39. | VDD3V3 regulator AC specifications | | | Table 40. | VDD3V3 regulator external components (design info) | | | Table 41. | VSUP regulator DC specifications | | | Table 42. | VSUP AC specifications | | | Table 43. | VSUP regulator external components (Design Info) | | | Table 44. | VSF regulator DC specifications | | | Table 45. | VSF regulator AC specifications | | | Table 46. | Deployment drivers - DC specifications | | | Table 47. | Deployment drivers - AC specifications | | | Table 48 | Deployment drivers diagnostics (Squib/pyroswitch resistance) | 189 | L9678P, L9678P-S List of tables | Table 49. | Squib/pyroswitch leakage test (VRCM) | 190 | |-----------|-----------------------------------------------------|-----| | Table 50. | High/low side FET test | | | Table 51. | Deployment timer test | | | Table 52. | Remote sensor I/F DC parameters | | | Table 53. | PSI-5 remote sensor transceiver - AC specifications | | | Table 54. | DC sensor interface specifications | | | Table 55. | Arming interface - DC specifications | | | Table 56. | Arming interface - AC specifications | | | Table 57. | GPO interface DC specifications | 198 | | Table 58. | GPO Driver Interface - AC specifications | 199 | | Table 59. | ISO9141 interface DC specifications | 200 | | Table 60. | ISO9141 interface transceiver AC specifications | 201 | | Table 61. | Analog to digital converter | 202 | | Table 62. | Voltage diagnostics (Analog MUX) DC specifications | 203 | | Table 63. | Temperature sensor specifications | 203 | | Table 64. | LQFP64 (10x10x1.4 mm) package mechanical data | 206 | | Table 65. | Errata sheet | 208 | | Table 66. | Device summary | 209 | | Table 67. | Document revision history | 210 | List of figures L9678P, L9678P-S # List of figures | Figure 1. | Pin-out description | 18 | |------------|--------------------------------------------------------|----| | Figure 2. | Functional block diagram | 20 | | Figure 3. | Power control state flow diagram | 22 | | Figure 4. | Wake-up input signal behaviour | 24 | | Figure 5. | Normal power-up sequence - WAKEUP controlled | 25 | | Figure 6. | Normal power-up sequence - VIN controlled | 26 | | Figure 7. | Normal power down sequence - WAKEUP and SPI controlled | 27 | | Figure 8. | Normal power down sequence - VIN controlled | 28 | | Figure 9. | System operating state diagram | 29 | | Figure 10. | ERBOOST block diagram | | | Figure 11. | ERBOOST control behaviour | 31 | | Figure 12. | ER cap charging circuit | | | Figure 13. | ER switch control behaviour | | | Figure 14. | VDD5 control behavior | | | Figure 15. | VDD3V3 control behaviour | 34 | | Figure 16. | VSUP control behavior | | | Figure 17. | VSF control logic | | | Figure 18. | Internal voltage errors | | | Figure 19. | Reset control diagram | | | Figure 20. | Deployment driver control blocks | | | Figure 21. | Deployment driver control logic - Enable signal | | | Figure 22. | Deployment driver control logic - Turn-on signals | | | Figure 23. | Deployment driver block | | | Figure 24. | Global SPI deployment enable state diagram | | | Figure 25. | Deployment loop diagnostics | | | Figure 26. | SRx pull-down enable logic | | | Figure 27. | Deployment timer diagnostic sequence | | | Figure 28. | High level loop diagnostic flow1 | | | Figure 29. | High level loop diagnostic flow2 | | | Figure 30. | Remote sensor interface logic blocks | | | Figure 31. | Remote sensor interface block diagram | | | Figure 32. | PSI-5 remote sensor protocol (10-bit, 1-bit parity) | | | Figure 33. | Manchester bit encoding | | | Figure 34. | Manchester decoder state diagram | | | Figure 35. | Remote sensor current sensing auto adjust | | | Figure 36. | Watchdog state diagram | | | Figure 37. | Watchdog timer refresh diagram | | | Figure 38. | Switch sensor interface block diagram | | | Figure 39. | Top level safing engine flow chart | | | Figure 40. | Safing engine - 16-bit message decoding flow chart | | | Figure 41. | Safing engine - 32-bit message decoding flow chart | | | Figure 42. | Safing engine - validate data flow chart | | | Figure 43. | Safing engine - combine function flow chart | | | Figure 44. | Safing engine threshold comparison | | | Figure 45. | Safing engine - compare complete | | | Figure 46. | In-frame example | | | Figure 47. | Out of frame example | | | Figure 48 | Safing Engine Arming flow diagram | | L9678P, L9678P-S List of figures | Figure 49. | Safing engine diagnostic logic | 154 | |------------|---------------------------------------------|-----| | Figure 50. | ARM output control logic | | | Figure 51. | Pulse stretch timer example | | | Figure 52. | Scrap ACL state diagram | 156 | | Figure 53. | Disposal PWM signal | 156 | | Figure 54. | GPO driver block diagram - LS configuration | 157 | | Figure 55. | GPO driver block diagram - HS configuration | 158 | | Figure 56. | ISO9141 block diagram | 160 | | Figure 57. | ADC conversion time | | | Figure 58. | Airbag application | | | Figure 59. | SPI timing diagram | 177 | | Figure 60. | Deployment drivers diagram | 188 | | Figure 61. | LQFP64 (10x10x1.4 mm) package outline | 205 | | Figure 62. | LQFP64 (10x10x1.4) marking information | 207 | Description L9678P, L9678P-S ## 1 Description The L9678P IC is a system chip solution targeted for emerging market applications. Base system designs can be completed with the L9678P, SPC560Px microcontroller and an on-board acceleration sensor or PSI5 sensor. Energy reserve voltage is derived through a cost effective high frequency boost regulator. High frequency operation allows the user to pick up low value and cheap inductance. The voltage is programmable to 23 V or 33 V nominal. Battery voltage is sensed through the VBATMON pin providing start-up and shutdown control for the system. Once battery voltage drops below the minimum operating voltage, the device enables the integrated crossover switch to permit orderly shutdown. L9678P offers two linear regulators (5 V with external pass transistor and fully integrated 3.3 V). User can use one of these regulators to supply $\mu$ C. Input/output pins are compatible with both ranges by dedicated supply pin VDDQ. External pass transistor gives the flexibility to easily address different current loads in case of different micro-controllers. One optional 7.2 V linear regulator with external pass transistor can be used to supply remote sensor interface. External acceleration data is received through the PSI-5 remote sensor interface. Both channels have independent decoders. Sensor data and diagnostics are available via SPI. The safing logic monitors inertial sensors (remote sensors via PSI-5 or on-board sensors via SPI) to determine if a crash event is in progress, thereby enabling deployment to occur. Parameters for sensor configuration and thresholds are user programmable. Squib/pyroswitch/pyroswitch deployment uses four independent high and low side drivers, capable of deploying at 25 V max. Diagnostic data control is provided through the SPI interface. The Hall-effect, resistive or switch sensor interface can be used to determine the state of external switch devices, such as buckle switches, seat track position sensors, weight sensors, deactivation switches. The integrated clock module provides a fixed clock signal for the microcontroller. The clock module provides the user the option of deleting the commonly used resonator or crystal. ## 2 Absolute and operative maximum ratings ## 2.1 Absolute maximum ratings Warning: This part may be irreparably damaged if taken outside the specified absolute maximum ratings. Operation above the absolute maximum ratings may also cause a decrease in reliability. Table 1. Absolute maximum ratings | Pin# | Pin name | Pin function | Min. | Max. | Unit | |------|----------|-------------------------------------------------------------------------------|------|---------------|------| | 1 | RESET | Reset output | -0.3 | VDDQ+0.3 ≤6.5 | V | | 2 | SPI_MISO | SPI interface data out / Safing sensor data in | -0.3 | VDDQ+0.3 ≤6.5 | V | | 3 | SPI_MOSI | SPI interface data in | -0.3 | VDDQ+0.3 ≤6.5 | V | | 4 | SPI_SCK | SPI interface clock | -0.3 | VDDQ+0.3 ≤6.5 | V | | 5 | SPI_CS | SPI interface chip select | -0.3 | VDDQ+0.3 ≤6.5 | V | | 6 | WDT/TM | Watchdog disable (Not for application) | -0.3 | 20 | V | | 7 | VDD3V3 | 3.3 V regulator output | -0.3 | 4.6 | V | | 8 | NC | Not connected <sup>(1)</sup> | _ | - | - | | 9 | CVDD | Internal 3.3 V regulator output | -0.3 | 4.6 | V | | 10 | GNDD | Digital ground | -0.3 | 0.3 | V | | 11 | SR0 | Squib/pyroswitch 0 low-side pin | -0.3 | 40 | V | | 12 | SF0 | Squib/pyroswitch 0 high-side pin | -1.0 | 40 | V | | 13 | SG01 | Squib/pyroswitch 0 & 1 deployment ground pin | -0.3 | 0.3 | V | | 14 | SS01 | Squib/pyroswitch 0 & 1 deployment supply pin | -0.3 | 40 | V | | 15 | SF1 | Squib/pyroswitch 1 high-side pin | -1.0 | 40 | V | | 16 | SR1 | Squib/pyroswitch 1 low-side pin | -0.3 | 40 | V | | 17 | DCS3 | Sensor switch interface channel 3 | -1.0 | 40 | V | | 18 | DCS2 | Sensor switch interface channel 2 | -1.0 | 40 | V | | 19 | DCS1 | Sensor switch interface channel 1 | -1.0 | 40 | V | | 20 | DCS0 | Sensor switch interface channel 0 | -1.0 | 40 | V | | 21 | VRESDIAG | Diagnostic supply input. It can be connected either to ERBOOST or VSUP or VIN | -0.3 | 40 | ٧ | | 22 | RSU0/NC | PSI-5 Ch. 0 remote sensor output (only L9678P-S), NC on L9678P | -1.0 | 40 | V | | 23 | RSU1/NC | PSI-5 Ch. 1 remote sensor output (only L9678P-S), NC on L9678P | -1.0 | 40 | ٧ | Table 1. Absolute maximum ratings (continued) | Pin # Pin name | | Pin function | Min. | Max. | Unit | |----------------|----------|-------------------------------------------------------------------------------|-------|-----------------|------| | 24 | VSUP/NC | Remote sensor power supply (only L9678P-S), NC <sup>(1)</sup> on L9678P | -0.3 | 0.3 40 | | | 25 | BVSUP/NC | VSUP external transistor control (only L9678P-S), NC <sup>(1)</sup> on L9678P | -0.3 | 40 | V | | 26 | GPOD0 | GPO driver 1 drain output pin | -1.0 | 40 | V | | 27 | GPOS0 | GPO driver 1 source output pin | -1.0 | 40 | V | | 28 | GPOS1 | GPO driver 0 source output pin | -1.0 | 40 | V | | 29 | GPOD1 | GPO driver 0 drain output pin | -1.0 | 40 | V | | 30 | NC | Not connected <sup>(1)</sup> | - | - | - | | 31 | ISOK | ISO9141 bus pin (K-LINE) | -18.0 | 40 | V | | 32 | GNDSUB1 | Substrate ground | -0.3 | 0.3 | V | | 33 | SR3 | Squib/pyroswitch 3 low-side pin | -0.3 | 40 | V | | 34 | SF3 | Squib/pyroswitch 3 high-side pin | -1.0 | 40 | V | | 35 | SS23 | Squib/pyroswitch 2 & 3 deployment supply pin | -0.3 | 40 | V | | 36 | SG23 | Squib/pyroswitch 2 & 3 deployment ground pin | -0.3 | 0.3 | V | | 37 | SF2 | Squib/pyroswitch 2 high-side pin | -1.0 | 40 | V | | 38 | SR2 | Squib/pyroswitch 2 low-side pin | -0.3 | 40 | V | | 39 | GNDA | Analog ground | -0.3 | 0.3 | V | | 40 | ISORX | ISO9141 receiver pin | -0.3 | VDDQ+0.3 ≤6.5 | V | | 41 | ISOTX | ISO9141 transmit pin | -0.3 | VDDQ+0.3 ≤6.5 | V | | 42 | FENL | LS driver FET control input | -0.3 | VDDQ+0.3 ≤6.5 | V | | 43 | FENH | HS driver FET control input | -0.3 | VDDQ+0.3 ≤6.5 | V | | 44 | SAF_CS0 | SPI interface safing sensor chip select | -0.3 | VDDQ+0.3 ≤6.5 | V | | 45 | SAF_CS1 | SPI interface safing sensor chip select | -0.3 | VDDQ+0.3 ≤6.5 | V | | 46 | NC | Not connected <sup>(1)</sup> | - | - | - | | 47 | WAKEUP | Wake-up control input | -0.3 | 40 | V | | 48 | VBATMON | Battery line voltage monitor | -18 | 40 | V | | 49 | VSF | Safing regulator supply output | -0.3 | ERBOOST+0.3 ≤40 | V | | 50 | VIN | Battery connection | -0.3 | 40 | V | | 51 | VER | Reserve voltage | -0.3 | 40 | V | | 52 | ERBOOST | Energy reserve regulator output | -0.3 | 40 | V | | 53 | ERBSTSW | Boost switching output | -0.3 | 40 | V | | 54 | NC | Not connected <sup>(1)</sup> | - | - | - | | 55 | BSTGND | Boost regulator ground | -0.3 | 0.3 | V | | 56 | ACL | EOL disposal control input | -0.3 | 40 | V | | 57 | BVDD5 | VDD5 external transistor control | -0.3 | 40 | V | | 58 | NC | Not connected | - | - | - | | 59 | VDD5 | 5V regulator output | -0.3 | 6.5 | V | Pin# Pin name Pin function Unit Max. Not connected (1) NC 60 61 COVRACT External crossover switch control -0.3 VDDQ+0.3 ≤6.5 62 **VDDQ** I/O supply -0.3 6.5 V -0.3 **ARM Arming Output** VDDQ+0.3 ≤6.5 ٧ 63 64 **GNDSUB2** Substrate ground -0.3 0.3 V Table 1. Absolute maximum ratings (continued) ### 2.2 Operative maximum ratings Within the operative ratings the part operates as specified and without parameter deviations. Once taken beyond the operative ratings and returned back within, the part will recover with no damage or degradation. Additional supply-voltage and temperature conditions are given separately at the beginning of each specification table. Pin# Pin name Pin function Min. Max. Unit RESET -0.1 VDDQ+0.1 <5.5 V 1 Reset output 2 SPI interface data out / Safing sensor data in VDDQ+0.1 ≤5.5 ٧ SPI MISO -0.1 3 SPI MOSI SPI interface data in -0.1 VDDQ+0.1 ≤5.5 V SPI interface clock SPI SCK -0.1 VDDQ+0.1 ≤5.5 4 V SPI interface chip select VDDQ+0.1 ≤5.5 5 SPI CS -0.1 6 WDT/TM Watchdog disable -0.1 20 V 7 VDD3V3 3.3V regulator output -0.1 3.6 ٧ Not connected<sup>(1)</sup> 8 NC \_ \_ Internal 3.3V regulator output CVDD -0.1 3.6 ٧ 9 10 **GNDD** Digital ground -0.1 0.1 V 11 SR<sub>0</sub> Squib/pyroswitch 0 low-side pin -0.1 **VER** SF0 Squib/pyroswitch 0 high-side pin -1.0 12 **VER** V -0.1 13 SG01 Squib/pyroswitch 0 & 1 deployment ground pin 0.1 14 SS01 Squib/pyroswitch 0 & 1 deployment supply pin -0.1 40 V 15 SF1 Squib/pyroswitch 1 high-side pin -1.0 **VER** V VER 16 SR1 Squib/pyroswitch 1 low-side pin -0.1 V DCS3 17 Sensor switch interface channel 3 -1.0 V<sub>DCS L</sub> ٧ 18 DCS<sub>2</sub> Sensor switch interface channel 2 -1.0 V<sub>DCS L</sub> V 19 DCS<sub>1</sub> Sensor switch interface channel 1 -1.0 V<sub>DCS L</sub> V DCS0 20 Sensor switch interface channel 0 -1.0 ٧ V<sub>DCS L</sub> **Table 2. Operative maximum ratings** <sup>1.</sup> Not connected internally, should be connected to GND externally. Table 2. Operative maximum ratings (continued) | Pin# | Pin name | Pin function | Min. | Max. | Unit | |------|----------|-------------------------------------------------------------------------------|------|----------------|------| | 21 | VRESDIAG | Diagnostic supply input. It can be connected either to ERBOOST or VSUP or VIN | -0.1 | 35 | V | | 22 | RSU0/NC | PSI-5 Ch. 0 remote sensor output (only L9678P-S), NC on L9678P | -1.0 | VSUP | V | | 23 | RSU1/NC | PSI-5 Ch. 1 remote sensor output (only L9678P-S), NC on L9678P | -1.0 | VSUP | V | | 24 | VSUP/NC | Remote sensor power supply (only L9678P-S, NC <sup>(1)</sup> on L9678P) | -0.1 | VIN | V | | 25 | BVSUP/NC | VSUP external transistor control (only L9678P-S, NC <sup>(1)</sup> on L9678P) | -0.1 | VIN | V | | 26 | GPOD0 | GPO driver 1 drain output pin | -0.1 | 40 | V | | 27 | GPOS0 | GPO driver 1 source output pin | -1.0 | VIN | V | | 28 | GPOS1 | GPO driver 0 source output pin | -1.0 | VIN | V | | 29 | GPOD1 | GPO driver 0 drain output pin | -0.1 | 40 | V | | 30 | NC | Not connected <sup>(1)</sup> | - | - | - | | 31 | ISOK | ISO9141 bus pin | -1.0 | 40 | V | | 32 | GNDSUB1 | Substrate ground | -0.1 | 0.1 | V | | 33 | SR3 | Squib/pyroswitch 3 low-side pin | -0.1 | VER | V | | 34 | SF3 | Squib/pyroswitch 3 high-side pin | -1.0 | VER | V | | 35 | SS23 | Squib/pyroswitch 2 & 3 deployment supply pin | -0.1 | 40 | V | | 36 | SG23 | Squib/pyroswitch 2 & 3 deployment ground pin | -0.1 | 0.1 | V | | 37 | SF2 | Squib/pyroswitch 2 high-side pin | -1.0 | VER | V | | 38 | SR2 | Squib/pyroswitch 2 low-side pin | -0.1 | VER | V | | 39 | GNDA | Analog ground | -0.1 | 0.1 | V | | 40 | ISORX | ISO9141 receiver pin | -0.1 | VDDQ+0.1 ≤ 5.5 | V | | 41 | ISOTX | ISO9141 transmit pin | -0.1 | VDDQ+0.1 ≤ 5.5 | V | | 42 | FENL | LS driver FET control input | -0.1 | VDDQ+0.1 ≤ 5.5 | V | | 43 | FENH | HS driver FET control input | -0.1 | VDDQ+0.1 ≤ 5.5 | V | | 44 | SAF_CS0 | SPI interface safing sensor chip select | -0.1 | VDDQ+0.1 ≤ 5.5 | V | | 45 | SAF_CS1 | SPI interface safing sensor chip select | -0.1 | VDDQ+0.1 ≤ 5.5 | V | | 46 | NC | Not connected <sup>(1)</sup> | - | - | - | | 47 | WAKEUP | Wake-up control input | -0.1 | VIN | V | | 48 | VBATMON | Battery line voltage monitor | -0.1 | 18 | V | | 49 | VSF | Safing regulator supply output -0.1 27 | | 27 | V | | 50 | VIN | Battery connection | -0.1 | 35 | V | | 51 | VER | Reserve voltage | -0.1 | 35 | V | | 52 | ERBOOST | Energy reserve regulator output | -0.1 | 35 | V | | 53 | ERBSTSW | Boost switching output | -0.1 | ERBOOST+1 | V | Table 2. Operative maximum ratings (continued) | Pin# | Pin name | Pin function | Min. | Max. | Unit | |------|----------|-----------------------------------|------|----------------|------| | 54 | NC | Not connected <sup>(1)</sup> | - | - | - | | 55 | BSTGND | Boost regulator ground | -0.1 | 0.1 | V | | 56 | ACL | EOL disposal control input | 0.1 | 40 | V | | 57 | BVDD5 | VDD5 external transistor control | -0.1 | VIN | V | | 58 | NC | Not connected <sup>(1)</sup> | - | - | - | | 59 | VDD5 | 5V regulator output | -0.1 | 5.5 | V | | 60 | NC | Not connected <sup>(1)</sup> | - | - | - | | 61 | COVRACT | External crossover switch control | -0.1 | VDDQ+0.1 ≤ 5.5 | V | | 62 | VDDQ | I/O supply | -0.1 | 5.5 | V | | 63 | ARM | Arming Output | -0.1 | VDDQ+0.1 ≤ 5.5 | V | | 64 | GNDSUB2 | Substrate ground | -0.1 | 0.1 | V | <sup>1.</sup> Not connected internally, should be connected to GND externally. ### 2.3 Pin-out description The L9678P-S/L9678P pin-out is shown below. The package is a LQFP 64-pin full plastic package. Figure 1. Pin-out description ## 3 Overview and block diagram The L9678P is a unique solution specifically targeted for entry level airbag or cut-off battery systems while permitting the system designer significant flexibility in configuring the system power and management block. The configurable methodology allows cost versus performance trade-off without changing devices or circuit board designs. The L9678P contains the base functionality required for entry level systems and can complete a system design with a microcontroller and acceleration sensor. The high level block diagram is shown below in *Figure 2*. Basic features include a configurable power supply & management block, 4 channel squib/pyroswitch drivers, 2 channel HS/LS GPO drivers, 4 channel sensor interface, safing logic, watchdog timer, ISO9141 communications and temperature sensor. The L9678P-S device is pin compatible to the L9678P and includes two PSI-5 remote sensor interface channels and a dedicated regulator for remote sensor. DS11626 Rev 6 19/211 Figure 2. Functional block diagram ## 4 Start-up power control ### 4.1 Power supply overview The L9678P IC contains a complete power management system able to provide all necessary voltages for an entry level airbag or cut-off battery application. Moreover L9678P power supply is user configurable allowing the design engineer to balance cost and performance as per their particular application. The power supply block contains the following features: - Two 3.3 V internal regulators for operating internal logic (CVDD) and analog circuits (VINT3V3). An external CVDD pin is used to provide filtering capacitance to digital section supply rail. - Energy reserve supply (ERBOOST) achieved through an integrated switching boost regulator. The design of this boost regulator is intended to be a cost effective solution with respect to traditional boost regulators because it makes use of a low value inductor with an operative frequency of 1.882 MHz. Switching output is ERBSTSW pin, while voltage feedback input pin is ERBOOST. The output voltage could be set to either 23 V±5% or 33 V±5%. - Energy reserve capacitor connected to VER pin. To control in-rush current, a dedicated current generator is implemented between ERBOOST pin and VER pin. - Capability to drive an external safing FET (n-ch type) by means of an internal voltage regulator on VSF pin, where a 20 V level is given (configurable to 25V via SPI command). - The integrated current limited ER switch requires no external components. This switch is controlled through the integrated power control state machine and is enabled either once a loss of battery is detected or a shutdown command is received. Under the same conditions also the discrete digital pin COVRACT is activated allowing the control of an external optional cross-over switch. - One linear regulator VDD5 (5 V nominal, ±4% tolerance) requiring external power transistor and capacitors. VDD5 is used as micro-controller supply (in case of 5 V family controllers) and, in any case, as supply for VDD3V3 rail. - One integrated linear regulator VDD3V3 (3.3 V nominal, ±4% tolerance) requiring external capacitors. VDD3V3 is used as micro-controller supply (in case of 3.3 V family controllers). - VDDQ pin to provide output voltage rail reference. VDDQ could be connected to either VDD5 or VDD3V3 to enable 5 V or 3.3 V digital communication between device and micro-controller. - Capability to drive an external power transistor connected to VIN to provide a 7.2 V rail on VSUP pin. This voltage rail could be used to supply PSI-5 remote sensor. - Battery voltage sense input comparator with hysteresis connected to VBATMON pin. Power-up and operation states are carefully handled with respect to the battery level to provide the most effective power supply configuration. - All voltage rails (VIN, ERBOOST, VER, VRESDIAG, VDD5, VDD3V3, VSUP and VSF) can be monitored through internal ADC diagnostics. 5 #### 4.2 Power mode control Start-up and power down of the L9678P are controlled by the WAKEUP pin, VBATMON pin, VIN pin device status and the SPI interface. There are four main power modes: power-off, sleep, active and passive mode. Each power mode is described below and represented in the state flow diagram shown in *Figure 3*. The descriptions include references to conditions and sometimes nominal values. The absolute values for each condition are listed in the electrical specifications section. Figure 3. Power control state flow diagram #### 4.2.1 Power off mode During the Power-off mode all supplies are disabled keeping the system in a quiescent state with very low current draw from battery. As soon as WAKEUP > WU\_mon the IC will move to Sleep mode. #### 4.2.2 Sleep mode During the Sleep mode the VINT3V3 and CVDD internal regulators are turned on and the IC is ready for full activation of all the other supplies. As soon as battery voltage is over a minimum threshold, all the other supplies are turned on and the IC enters the Active mode. #### 4.2.3 Active mode This is the normal operating mode for the system. All power supplies are enabled and the energy reserve boost converter starts to increase the voltage at ERBOOST. Likewise, the VDD5 regulator is turned on. Once the VDD5 has reached a good value, the VDD3V3 regulator starts up. Once the VDD3V3 regulator is in regulation, RESET is released allowing the system microcontroller and other components to begin their power-on sequence. Among these, also the ER charge current generator can be enabled by the microcontroller via a dedicated SPI command. The active mode can be left when either WAKEUP pin or VIN voltage drop down. For the very first 9 ms after having entered the active mode, the WAKEUP pin low would immediately cause the IC to switch back to sleep mode. After that time, WAKEUP pin low must be first confirmed by a MCUSPI\_SLEEP command prior to causing the system to switch to passive mode. Passive mode is also entered in case of VIN voltage low. #### 4.2.4 Passive mode In this state, the energy reserve charge current is disabled and the ERBOOST boost converter is disabled only if the SYS\_CFG(KEEP\_ERBST\_ON)=0. When in passive mode the device automatically activates both the COVRACT output pin and the integrated ER switch to allow VIN to be connected to the ER capacitor. In this time, VIN is supposed to be increased up to almost VER level and the system operation relies on energy from the ER capacitor. Two scenarios are possible: high or low battery. If VIN < VINGOOD, the device moved from RUN state in ACTIVE mode to the ER state. Here, the ER capacitor is depleted while supplying all the regulators until the POR on internal regulator occurs. The threshold to decide the ER switch activation is based on VIN, because VIN is the supply voltage rail for all regulators. If the device has still a good battery level, it entered the POWERMODE SHUTDOWN thanks to WAKEUP pin and MCU command to switch off. In this case, the VER node will be discharged down to approximately VIN level, which then will be supplied out of the battery line. System will continue to run up to a dedicated SPI command which will lead the device to enter the POWEROFF state. The wake-up pin is filtered to suppress undesired state changes resulting from transients or glitches. Typical conditions are shown in the chart below and summarized by state. Figure 4. Wake-up input signal behaviour #### Condition summary: - 1. No change of sleep mode state but current consumption may exceed specification for sleep mode. - 2. The sleep mode current returns within the specified limits. - 3. Power supply exits sleep mode. Switchers start operating if applicable voltages exceed under voltage lockouts. As T<sub>wakeup</sub> time-out is not elapsed, a low level at WAKEUP instantaneously sends the system back to sleep. - 4. Sleep Reset is released and the entire system starts operating. A SPI command to enter sleep state would be ignored. - 5. No change in system status, a SPI command to enter sleep state would be ignored. - 6. No change in system status, but a SPI command to turn off switchers would be accepted and turn the system off. With the below table, all the functionalities of the device are shown with respect to the power states. When one function is flagged, the related circuitry cannot be activated on that state. Table 3. Functions disabling by state | Function | Power<br>Off | Wake-up<br>monitor | Awake | Start-up | Run | Power<br>mode<br>shutdown | ER | |------------------------------------------|--------------|--------------------|-------|----------|-----|---------------------------|----| | Wakeup detector | Х | - | - | - | - | - | - | | Internal regulator | Х | Х | - | - | - | - | - | | ERBOOST regulator | Х | Х | Х | - | - | Х | Х | | VSUP regulator (L9678P-S only) | Х | Х | Х | - | - | - | - | | ER CAP charge current source | Х | Х | Х | - | - | Х | Х | | ER switch | Х | Х | Х | Х | Х | - | - | | COVRACT Output | Х | Х | Х | Х | Х | - | - | | VDD5 regulator | Х | Х | Х | - | - | - | - | | VDD3V3 regulator | Х | Х | Х | - | - | - | - | | Deployment drivers | Х | Х | Х | - | - | - | - | | VSF safing FET regulator | Х | Х | Х | - | - | - | - | | Remote sensor interfaces (L9678P-S only) | Х | Х | Х | - | - | - | - | **Power** Power Wake-up **Function Awake** Start-up Run mode **ER** Off monitor shutdown Watchdog Χ Χ Χ Χ Diagnostics DC sensor interface Х Χ Х \_ GPO drivers Χ Χ Χ Safing logic Χ Χ Χ \_ -Χ Χ ISO9141 Χ Table 3. Functions disabling by state (continued) #### 4.2.5 Power-up and power-down sequence The behavior of the IC during normal power-up and power-down is shown from *Figure 5* to *Figure 8*. The following sequences represent just a subset of all possible power-up and power-down scenarios. In *Figure 5* a normal IC power-up controlled by the state of the WAKEUP pin is shown. Figure 5. Normal power-up sequence - WAKEUP controlled Figure 6. Normal power-up sequence - VIN controlled Two different scenarios for power-down of the IC are shown here below. *Figure* 7 describes the powering down for the case when WAKEUP pin is released. As soon as a SPI\_SLEEP command is received by the MCU the System will immediately move to the energy reserve (PASSIVE mode). In *Figure* 8, VIN release begins the shutdown process. Figure 7. Normal power down sequence - WAKEUP and SPI controlled Figure 8. Normal power down sequence - VIN controlled #### 4.2.6 Operating states Different states can be identified while operating the device. These states allow safe and predictable initialization, test, operation and end of line disposal of the part (scrapping). As soon as the RESET signal is de-asserted at the beginning of the ACTIVE mode, the microcontroller powers up. At this stage, L9678P is in the Init state: during this state the device must be initialized by the controller. In particular, the watchdog timer window can be programmed during this state. When the watchdog service begins (upon the first successful watchdog feed), the device switches to Diag state for diagnostics purposes. The remaining configuration of the device is allowed in this state, in particular for safing records and deployment masks. Several tests are also enabled while in this state and all these tests are mutually exclusive to one another. HS and LS switch tests of the squib/pyroswitch drivers can only be processed during this diag state. Also high side safing FET can only be run during this state. When not in diag state, any commands for squib/pyroswitch driver switch tests will be ignored. Other checks are also performed: on the arming output to check for non stuck-at conditions on the pin and for the configured firing time. The SSM remains in this state until commanded to transition into the Safing state or Scrap state via the dedicated SPI commands. Upon reception of the SAFING STATE command while in Diag state, the device enters Safing state. This is the primary run-time state for normal operation, and the logic performs the safing function, including monitoring of sensor data and setting of the ARM signal. The only means of exiting Safing state is by the assertion of the SSM Reset signal. The Scrap state is entered upon reception of the SCRAP STATE command while in Diag state. While in Scrap state, the part allows the main microcontroller to initiate a transition to Arming state, and monitoring of the Remote Sensor SPI interface (in L9678P-S) and the safing logic is disabled. From Scrap state, the device can transition to Arming state only, and the only means of moving back to Init state is through an SSM Reset. In order to protect from inadvertent entry into Arming state, and to prevent undesired activation of the safing signals, a dedicated mechanism is used to control entry into, and exit from Arming state. This mechanism is described further in Section 10.7: Additional communication line. While in Arming state, the arming output is asserted. Exit from Arming state occurs when the time-out is reached without a correct ACL signal or when SSM Reset is asserted. Upon exit, the device re-enters Scrap state, except for the case of SSM Reset, which results in entry into Init state. System Operating states are shown in Figure 9. Figure 9. System operating state diagram #### 4.3 Configurable system power control The overall operating voltage requirements of the device are different considering the L9678P device (without VSUP regulator and remote sensor interface) or the L9678P-S device (with VSUP regulator and remote sensor interface). Performance for the L9678P-S device is influenced by the PSI-5 remote sensor interfaces. This function requires a minimum voltage at the channel's input (VSUP) to ensure a proper functionality for the sensor. An integrated current generator (30 mA nominal) is used to charge the external energy reserve capacitor connected to VER pin. Any system load (regulators, interfaces, squib/pyroswitch driver diagnostics) operates directly from battery until battery is lost. Upon detecting low or loss of battery, the crossover switch enables operation from energy reserve. #### 4.3.1 ERBOOST switching regulator The L9678P IC uses an advanced energy reserve switching regulator operating at 1.882 MHz nominal. The higher switching frequency enables the user to select smaller less expensive inductors and moves the operating frequency to permit easier compliance with system emissions. The energy reserve boost regulator charges the external system tank capacitor through an integrated fixed current source significantly reducing in-rush currents typical of large energy reserve capacitors. The boost circuit provides energy for the reserve capacitor with assumed run time load of less than 20 mA and to the VSF regulator. Once system shutdown is initiated or a loss of battery condition is diagnosed, the boost regulator is disabled so that system power can be taken from the energy reserve capacitor. The energy reserve boost regulator defaults to 23 V at power-on and can be set to 33 V nominal by the user through an SPI command. The boost converter can also be disabled by the user through an SPI command. Enabling, disabling and setting the boost output voltage are done through the System Control (SYS\_CTL) register. Boost converter diagnostics include over voltage and under voltage. The under voltage condition is reported by the ER\_BST\_NOK bit in the POWER\_STATE register. The integrated FET featuring the boost switch is protected against short to battery by means of a thermal shutdown circuit. When thermal fault is detected the FET is switched off and latched in this state until the related fault flag ERBST\_OT in the FLTSR register is read. In case of loss of ground the FET is switched off and automatically reactivated as soon as ground connection is restored. Overvoltage protection from load dump and inductive flyback is provided via an active clamp and an ER\_Boost disable circuitry, see *Figure 10*. Figure 10. ERBOOST block diagram Normal run time power for the system is provided directly from the battery input, not from the boost. Boost energy is available to the system through the energy reserve crossover switch once battery is lost or a commanded system shutdown is initiated. By default, the ERBoost regulator is switched off once entered in passive mode. To keep active the ERBoost also in passive mode the SPI bit SYS\_CFG(KEEP\_ERBST\_ON) must be set to 1. Figure 11. ERBOOST control behaviour #### 4.3.2 Energy reserve capacitor charging circuit The energy reserve capacitor connected to VER pin can be charged in an efficient way by means of a current generator. Its capability is 30 mA nominal, so that for example a 2.2 mF capacitor can be charged in approximately 2 s to 24 V. The current generator is activated or deactivated by SPI command only while in ACTIVE mode. When not in ACTIVE mode, the generator is always switched off in order to decouple ERBOOST node voltage from VER reserve voltage. Figure 12. ER cap charging circuit #### 4.3.3 ER switch and COVRACT pin L9678P has an integrated circuit that can operate as a crossover switch with $R_{ds(on)}$ = 1.5 $\Omega$ nominal. The ER switch is automatically activated upon entering the PASSIVE mode. Voltage difference between VIN and VER is monitored in order to prevent VER back-feeding when VIN exceeds VER by 0.1V max. The ER switch is automatically deactivated upon the above mentioned overvoltage detection. The ER control implements a thermal protection and a current limitation guard to avoid in-rush charge current at ER switch enabling or at fault condition for short to ground. During PASSIVE mode the discrete digital output pin COVRACT is activated to allow for external optional cross-over switch control. Figure 13. ER switch control behaviour #### 4.3.4 VDD5 linear regulator The VDD5 linear regulator provides 5 V system voltage derived directly from battery line with an external power transistor to reduce integrated circuit power dissipation. This voltage rail is used in case a 5 V micro-controller is adopted. The stability of the regulation loop is guaranteed by use of a small external capacitor. Current limitation is provided by means of controlling output current on BVDD5 pin. The external pass transistor gives the flexibility to easily address different current loads in case of different micro-controllers. The VDD5 regulator is enabled in the ACTIVE mode and continues operation in the PASSIVE mode using power from energy reserve. VDD5 supply is monitored for system reset (see Power On Reset and Reset in Section 4.4); voltage monitoring is based on a second redundant bandgap voltage reference. Figure 14. VDD5 control behavior #### 4.3.5 VDD3V3 linear regulator The fully integrated VDD3V3 linear regulator provides 3.3 V system voltage derived directly from VDD5. This voltage rail is used in case a 3.3 V micro-controller is adopted. The stability of the regulation loop is guaranteed by use of a small external capacitor. Current limitation is implemented and its maximum current capability on VDD3V3 is 125 mA. The VDD3V3 regulator is enabled in the ACTIVE mode and continues operation in the PASSIVE mode using power from energy reserve. VDD3V3 supply is monitored for system reset (see Power On Reset and Reset in Section 4.4); voltage monitoring is based on a second redundant bandgap voltage reference. Note that if the VDDQ pin (digital outputs supply) is connected to the VDD3V3, and any of the digital output pins are connected to 5 V logic, there is no internal blocking diode to prevent from back-feeding this 3.3 V supply. Figure 15. VDD3V3 control behaviour #### 4.3.6 VSUP linear regulator (optional) The VSUP linear regulator can be used to provide 7 V derived directly from battery line with an external power transistor. This voltage rail can be used mainly to supply PSI-5 remote sensor interface. The stability of the regulation loop is guaranteed by the use of a small external capacitor. Current limitation is provided by means of controlling output current on BVSUP pin. The external pass transistor gives the flexibility to easily address different current loads. The VSUP regulator is enabled in the ACTIVE mode and continues operation in the PASSIVE mode using power from energy reserve. In the case of L9678P (no remote sensor interfaces), VSUP can be externally connected to ground. Figure 16. VSUP control behavior #### 4.3.7 VSF linear regulator The fully integrated VSF linear regulator provides a 20V voltage nominal (configurable to 25V via SPI command) derived directly from ERBOOST. This voltage rail is used in case an external n-ch safing FET has to be used. The stability of the regulation loop is guaranteed by the use of a small external capacitor. Current limitation is implemented. A minimum dropout of 2V between ERBOOST and VSF is needed. VSF is enabled by the assertion of any ARMxINT signal, or by the assertion of (FENH and not (FENL)), as shown in *Figure 17* ARM\_EN SAFESEL ARM1INT ARM2INT FENH SAFING STATE DIAG STATE DIAG STATE DSTEST (VSF) ARMING STATE Figure 17. VSF control logic #### 4.4 Reset functions The device provides reset logic to safely control system operation in the event of internal ECU failures. Several internal reset signals are generated depending on the type of failure detected. In the following figure, the voltage monitoring diagram is shown. BG\_ERR reports errors on the bandgap reference voltage, VREG\_ERR reports errors on any of the internal regulators (VINT3V3 for 3.3 V analog circuitry, CVDD for 3.3 V digital circuitry), VDD3V3\_ERR and VDD5\_ERR report errors on VDD3V3 and VDD5 regulators, respectively. Figure 18. Internal voltage errors An active low pin output (RESET pin) is driven from the L9678P to allow resetting of external devices such as the microcontroller, sensors, and other ICs within the ECU. Three internal reset signals are generated by the device: - POR - Power On Reset This reset is asserted when a failure is detected in the internal supplies or bandgap circuits. When active, all other resets are asserted. - WSM\_RESET - Watchdog State Machine Reset This reset is generated when the POR is active. - SSM RESET System State Machine Reset - This reset is asserted when the POR or the WSM\_RESET are active, or when a failure is detected in either Watchdog state machine. The RESET pin is the active-low signal driven on the output pin, and is an inverted form of SSM\_RESET. The cause of a RESET activation is latched and reported into the Fault Status Register FLTSR and cleared on SPI reading. The reset logic shall be controlled as shown in the diagram below: Figure 19. Reset control diagram GND\_ERR is a general fault signal with the purpose of driving the device into POR when either GNDA or GNDD is shifted more than 300 mV nominal with respect to the reference ground pins GNDSUB. ## 5 SPI interface The L9678P system solution device has many user selectable features controlled through serial communications by the integrated microcontroller. The SPI interface provides configuration, control and status functions for the device. The global SPI interface consists of an input shift register, output shift register and four control signals. SPI\_MOSI is the data input to the input shift register. SPI\_MISO is the data output from the output shift register. SPI\_SCK is the clock source input while SPI\_CS is the active-low chip select input. All SPI communications are executed in exact 32-bit increments. The general format of the 32-bit transmission is shown in *Table 4*. Data to the IC (i.e. SPI\_MOSI) consists of a target read register ID (RID), a target write register ID (WID), write data parity (WPAR) and 16 bits of data (WRITE). WRITE data is the data to be written to the target write register indicated by WID. Data returned from the IC (i.e. SPI\_MISO) consists of a global status word (GSW), read data parity (RPAR) and 20 bits of data (READ). READ data will be the contents of the target read register as indicated by the RID bits. The parity bits WPAR and RPAR cover all the 32 bits of the MOSI and MISO frames, respectively. Odd parity type is used. | | | | | | | S | PI reç | gister | R/W | | | | | | | | |----------|-----|----|----|----|---------|-------|--------|--------|--------|------|----|----------|----|-----|--------|------| | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | SPI_MOSI | GID | | | F | RID[6:0 | 0] | | | | | , | WID[6:0] | | | | WPAR | | SPI_MISO | | | | | G | SW[10 | 0:0] | | | | | RPAR | | REA | D[19:1 | 6] | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SPI_MOSI | | | | | | | | WR | ITE[15 | 5:0] | | | | | | | | SPI_MISO | | | | | | | | RE | AD[15 | :0] | | | | | | | Table 4. SPI register R/W The communications is controlled through SPI\_CS, enabling and disabling communication. When SPI\_CS is at logic high, all SPI communication I/O is tri-stated and no data is accepted. When SPI\_CS is low, data is latched on the rising edge of SPI\_SCK and data is shifted on the falling edge. The SPI\_MOSI pin receives serial data from the master with MSB first. Likewise for SPI\_MISO, data is read MSB first, LSB last. The L9678P IC contains a data validation method through the SPI\_SCK input to keep transmissions with not exactly 32 bits from being written to the device. The SPI\_SCK input counts the number of received clocks and should the clock counter exceed or count fewer than 32 clocks, the received message is discarded and a SPI\_FLT bit is flagged in the Global Status Word (GSW). The SPI\_FLT bit is also set in case of parity error detected on the MOSI frame. Any attempt access to a register with a forbidden access mode (read or write) is not leading to changes to the internal registers but the SPI\_FLT bit is not set in this case. The SPI interface consists of several 32-bit registers to allow for configuration, control and status of the IC as well as special manufacturing test modes. The register definition is defined by the read register ID (RID) and the write register ID (WID) as shown in *Table 5* - Global SPI Register Table. Global ID bit (GID) is used to extend available register addresses, but it is shared between RID and WID; only RID and WID with the same GID value can be addressed within the same SPI word. The operating states here show in which states the SPI write command is processed. The L9678P checks the validity of the received WID and RID fields in the SPI\_MOSI frame. Should a SPI write command with WID matching a writeable register be received in an illegal operating state, the command will be discarded and the ERR\_WID bit will be flagged in the next Global Status Word GSW. The ERR\_WID flag is not set in case WID is addressing a read/only register. Should a SPI read command be received containing an unused RID address, the command will be discarded and the ERR\_RID bit will be flagged in the current GSW. Table 5. Global SPI register map | CID | | | DIE | . / \/ | VID. | | | Have | DAM | Nama | December | | С | perating | State <sup>(1)</sup> | | |-----|---|---|-----|--------------|------|---|---|------|-----|-------------|---------------------------------------------------------------------------------------------------------------------|------|------|----------|----------------------|--------| | GID | | | RID | , , <b>v</b> | VID | | | Hex | R/W | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | \$00 | R | FLTSR | Global fault status register | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | \$01 | R/W | SYS_CFG | Power supply configuration (regulators' output voltage selection, enable internal safing engine) | Х | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | \$02 | R/W | SYS_CTL | Register to control the power management (enable for tests in diag state, enable for power mode control bits) | Х | х | × | Х | х | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | \$03 | W | SPI_SLEEP | Sleep Mode command | Х | Х | Х | Х | Х | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | \$04 | R | SYS_STATE | Read register to report in which state the power control state machine is and also in which Operating state we are. | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | \$05 | R | POWER_STATE | Power state register (feedback on regulators' status and voltage thresholds) | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | \$06 | R/W | DCR_0 | | | Х | Х | Х | Х | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | \$07 | R/W | DCR_1 | Deployment configuration register | | Х | Х | Х | Х | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | \$08 | R/W | DCR_2 | - Deployment configuration register | | Х | Х | Χ | Х | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | \$09 | R/W | DCR_3 | | | Х | X | Χ | X | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | \$0A | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | \$0B | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | \$0C | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | \$0D | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | \$0E | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | \$0F | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | \$10 | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | \$11 | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | \$12 | R/W | DEPCOM | Deployment command register | | | Х | | Х | | | | | | | | | | | | Table 5. Globa | al SPI register map (continued) | | | | | | |-----|---|---|------|--------------|------|---|---|------|------|----------------|-------------------------------------------------|------|------|----------|----------------------|--------| | OID | | | D.I. | | A/ID | | | | D/4/ | Maria | December 1 | | C | perating | State <sup>(1)</sup> | | | GID | | | RIE | ) / <b>(</b> | VIL | ) | | Hex | R/W | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | \$13 | R | DSR_0 | | | | | | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | \$14 | R | DSR_1 | Deployment status register | | | | | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | \$15 | R | DSR_2 | - Deployment status register | | | | | | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | \$16 | R | DSR_3 | | | | | | | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | \$17 | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | \$18 | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | \$19 | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | \$1A | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | \$1B | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | \$1C | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | \$1D | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | \$1E | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | \$1F | R | DCMTS01 | Deployment current monitor register | | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | \$20 | R | DCMTS23 | - Deployment current monitor register | | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | \$21 | | | | | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | \$22 | | | | | | | | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | \$23 | | | | | | | | | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | \$24 | | | | | | | | | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | \$25 | R/W | SPIDEPEN | Lock/Unlock command | | | Х | | Х | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | \$26 | R | LP_GNDLOSS | Loss of ground fault for squib/pyroswitch loops | | | | | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | \$27 | R | VERSION_ID | Device version | | | | | | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | \$28 | R/W | WD_RETRY_CONF | Watchdog Retry Configuration | Х | | | | | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | \$29 | | | | | | | | | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | \$2A | R/W | WDTCR | Watchdog timer configuration | Х | | | | | Table 5. Global SPI register map (continued) | CID | | | DIE | | VID. | | | Have | DAV | Nama | Description | | С | perating | State <sup>(1)</sup> | | |-----|---|---|-----|-------|------|---|---|------|-----|--------------|-------------------------------------------------------------------------------|------|------|----------|----------------------|--------| | GID | | | RIE | ) / V | VID | | | Hex | R/W | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | \$2B | R/W | WD1T | Watchdog key transmission & Test mode | Х | Х | Х | Χ | Х | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | \$2C | R | WD_STATE | Watchdog state | | | | | | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | \$2D | R/W | CLK_CONF | Clock Configuration | Х | | | | | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | \$2E | | | | | | | | | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | \$2F | | | | | | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | \$30 | W | SCRAP_STATE | Scrap State command | | Х | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | \$31 | W | SAFING_STATE | Safing State command | | Х | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | \$32 | | | | | | | | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | \$33 | | | | | | | | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | \$34 | | | | | | | | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | \$35 | W | WD1_TEST | Watchdog first and second level test | Х | Х | Х | Х | Х | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | \$36 | R/W | SYSDIAGREQ | Diagnostic command for system safing | | Х | | | | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | \$37 | R | LPDIAGSTAT | Diagnostic results register for deployment loops | | | | | | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | \$38 | R/W | LPDIAGREQ | Diagnostic configuration command for deployment loops | | х | х | Х | Х | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | \$39 | R/W | SWCTRL | DC sensor diagnostic configuration | | Х | Х | Χ | Х | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | \$3A | R/W | DIAGCTRL_A | In WID is AtoD converter control register A. In RID is AtoD result A request. | | Х | х | Х | Х | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | \$3B | R/W | DIAGCTRL_B | In WID is AtoD converter control register B. In RID is AtoD result B request. | | х | х | Х | Х | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | \$3C | R/W | DIAGCTRL_C | In WID is AtoD converter control register C. In RID is AtoD result C request. | | Х | х | Х | Х | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | \$3D | R/W | DIAGCTRL_D | In WID is AtoD converter control register D. In RID is AtoD result D request. | | х | Х | Х | × | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | \$3E | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | \$3F | | | | | | | | | Table 5. Global SPI register map (continued) | GID | | | DIF | ) / V | VID | | | Цам | R/W | Name | Description | | 0 | perating | State <sup>(1)</sup> | | |-----|---|---|-----|-------|-----|---|---|------|------|----------|----------------------------------------------|------|------|----------|----------------------|--------| | GID | | | KIL | ) / V | VID | | | Hex | R/VV | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | \$40 | | | | | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | \$41 | | | | | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | \$42 | R/W | GPOCR | General Purpose Output configuration | Х | Х | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | \$43 | R/W | GPOCTRL0 | General Purpose Output control register | Х | Х | X | Χ | Х | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | \$44 | R/W | GPOCTRL1 | General Purpose Output control register | Х | Х | Х | Χ | Х | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | \$45 | | | | | | | | | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | \$46 | R | GPOFLTSR | General Purpose Output fault status register | | | | | | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | \$47 | R | ISOFLTSR | ISO9141 fault status register | | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | \$48 | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | \$49 | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | \$4A | R/W | RSCR1 | PSI5 configuration register | | Х | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | \$4B | R/W | RSCR2 | | | Х | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | \$4C | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | \$4D | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | \$4E | R/W | RSCTRL | Remote sensor control register | | Х | Х | Χ | Х | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | \$4F | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | \$50 | R | RSDR1 | Remote sensor data and fault flag registers | | | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | \$51 | R | RSDR2 | | | | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | \$52 | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | \$53 | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | \$54 | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | \$55 | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | \$56 | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | \$57 | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | \$58 | | | | | | | | | | 1 | | |---|--| | 7 | | Table 5. Global SPI register map (continued) | GID | | | DIF | ) / V | VID | | | Hex | R/W | Name | Description | | C | perating | State <sup>(1)</sup> | | |-----|---|---|-----|--------------|-----|---|---|------|------|------------------|----------------------------------------------------|------|------|----------|----------------------|--------| | GID | | | KIL | <i>) </i> V | טוע | | | пех | K/VV | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | \$59 | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | \$5A | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | \$5B | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | \$5C | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | \$5D | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | \$5E | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | \$5F | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | \$60 | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | \$61 | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | \$62 | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | \$63 | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | \$64 | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | \$65 | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | \$66 | R/W | SAF_ALGO_CONF | Safing Algorithm configuration register | | Х | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | \$67 | | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | \$68 | | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | \$69 | | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | \$6A | R | ARM_STATE | Status of internal arming signals FENH, FENL, ARMx | | | | | | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | \$6B | | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | \$6C | | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | \$6D | | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | \$6E | R/W | LOOP_MATRIX_ARM1 | Assignment of ARM 1 pin to which LOOPS | | Х | | | | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | \$6F | R/W | LOOP_MATRIX_ARM2 | Assignment of ARM 2 pin to which LOOPS | | Х | | | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | \$70 | | | | | | | | | | Table 5. Globa | I SPI register map | (continued) | |----------------|--------------------|-------------| |----------------|--------------------|-------------| | | | | | | | | | | | | ar or rregister map (continued) | | | | | | |-----|---|---|-----|----------|-----|---|---|------|-------|-------------|----------------------------------|------|------|----------|----------------------|--------| | GID | | | ыг | ) / V | VID | | | Hav | R/W | Name | Description | | C | perating | State <sup>(1)</sup> | | | GID | | | KIL | <i>)</i> | VID | | | пех | IN/VV | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | \$71 | | | | | | | | | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | \$72 | | | | | | | | | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | \$73 | R | AEPSTS_ARM1 | Arming pulse stretch timer value | | | | | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | \$74 | R | AEPSTS_ARM2 | | | | | | | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | \$75 | | | | | | | | | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | \$76 | | | | | | | | | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | \$77 | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | \$78 | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | \$79 | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | \$7A | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | \$7B | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | \$7C | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | \$7D | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | \$7E | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | \$7F | R/W | SAF_ENABLE | Safing record enable | | Х | Х | Х | Х | Table 5. Global SPI register map (continued) | GID | | | RID | . / \/ | VID. | | | Цам | R/W | Name | Description | | C | perating | State <sup>(1)</sup> | | |-----|---|---|-----|--------------|------|---|---|------|-----|----------------|-----------------------------|------|------|----------|----------------------|--------| | GID | | | KIL | <i>,</i> , v | VID | | | Hex | R/W | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | \$80 | R/W | SAF_REQ_MASK_1 | | | Х | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | \$81 | R/W | SAF_REQ_MASK_2 | | | Х | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | \$82 | R/W | SAF_REQ_MASK_3 | | | Х | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | \$83 | R/W | SAF_REQ_MASK_4 | | | Х | | | | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | \$84 | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | \$85 | | | Safing record request mask | | | | | | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | \$86 | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | \$87 | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | \$88 | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | \$89 | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | \$8A | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | \$8B | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | \$8C | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | \$8D | | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | \$8E | | | Safing record request mask | | | | | | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | \$8F | | | Calling record request mask | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | \$90 | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | \$91 | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | \$92 | | | | | | | | | Table 5. Global SPI register map (continued) | GID | | | RID | . / W | VID. | | | Цах | R/W | Name | Description | | C | perating | State <sup>(1)</sup> | | |-----|---|---|-----|-------|------|---|---|------|-------|------------------|------------------------------|------|------|----------|----------------------|--------| | GID | | | KIL | , , v | VID | | | Hex | r./vv | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | \$93 | R/W | SAF_REQ_TARGET_1 | | | Х | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | \$94 | R/W | SAF_REQ_TARGET_2 | | | Х | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | \$95 | R/W | SAF_REQ_TARGET_3 | | | Х | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | \$96 | R/W | SAF_REQ_TARGET_4 | | | Х | | | | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | \$97 | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | \$98 | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | \$99 | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | \$9A | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | \$9B | | | Safing record request target | | | | | | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | \$9C | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | \$9D | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | \$9E | | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | \$9F | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | \$A0 | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | \$A1 | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | \$A2 | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | \$A3 | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | \$A4 | | | Safing record request target | | _ | | | | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | \$A5 | | | Joanny record request target | | | | - | | | M | |---| | | | | Table 5. Global SPI register map (continued) | GID | | | DIF | ) / V | MID | | | Цам | R/W | Name | Description | | О | perating | State <sup>(1)</sup> | | |-----|---|---|-----|--------------|-----|---------------------------------|---|------|------|----------------------------------------|-------------------------------|------|------|----------|----------------------|--------| | GID | | | KIL | <i>) /</i> V | VID | | | пех | R/VV | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | \$A6 | R/W | SAF_RESP_MASK_1 | | | Х | | | | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | \$A7 | R/W | SAF_RESP_MASK_2 | | | Х | | | | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | \$A8 | R/W | SAF_RESP_MASK_3 | | | Х | | | | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | \$A9 | R/W | SAF_RESP_MASK_4 | | | Х | | | | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | \$AA | | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | \$AB | | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | \$AC | | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | \$AD | | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | \$AE | | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | \$AF | | | Safing record response mask | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | \$B0 | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | \$B1 | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | \$B2 | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | \$B3 | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | \$B4 | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | \$B5 | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | \$B6 | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | \$B7 | | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | \$B8 | | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | \$B9 | R/W | | | | Х | | | | | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | \$BA | R/W | SAF_RESP_TARGET_2<br>SAF_RESP_TARGET_3 | Safing record response target | | Х | | | | | 1 | 0 | 1 | 1 | 1 | 0 | 0 1 1 \$BB R/W SAF_RESP_TARGET_ | | | | SAF_RESP_TARGET_3 | caming record response target | | Х | | | | | 1 | 0 | | | | | | | \$BC | R/W | SAF_RESP_TARGET_4 | | | Х | | | | | | | | | | | | | | | Table 5. Globa | al SPI register map (continued) | | | | | | |-----|--------------------|---|-----|-------|------|---|------|------|-----|-----------------|---------------------------------|------|------|----------|----------------------|--------| | OID | | | DIE | | V/ID | | | | DAM | Nama | December 1 | | 0 | perating | State <sup>(1)</sup> | | | GID | | | RIE | ) / V | VID | | | Hex | R/W | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | \$BD | | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | \$BE | | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | \$BF | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | \$C0 | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | \$C1 | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | \$C2 | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | \$C3 | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | \$C4 | | | Safing record response target | | | | | | | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | \$C5 | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | \$C6 | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | \$C7 | | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | \$C8 | | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | \$C9 | | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | \$CA | | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | \$CB | | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | \$CC | R/W | SAF_DATA_MASK_1 | | | Х | | | | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | \$CD | R/W | SAF_DATA_MASK_2 | | | Х | | | | | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | \$CE | R/W | SAF_DATA_MASK_3 | | | Х | | | | | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | \$CF | R/W | SAF_DATA_MASK_4 | | | Х | | | | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | \$D0 | | | Cafing was and data manual. | | | | | | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | \$D1 | | | Safing record data mask | | | | | | | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | \$D2 | | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | \$D3 | | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | \$D4 | | | | | | | | | | 1 | 1 0 1 0 1 0 1 \$D5 | | | | | 1 | \$D5 | | | | | | | | | | GID 1 0 1 0 1 0 1 0 0 0 0 1 0 1 0 1 0 1 0 1 0 RID / WID 1 0 \$EB \$ED 1 0 0 \$EC 1 0 \$EE SPI interface | | | | | Table 5. Globa | al SPI register map (continued) | | | | | | |---|---|------|-----|-----------------|---------------------------------|------|------|----------|----------------------|--------| | | | | DAM | | | | С | perating | State <sup>(1)</sup> | | | | | Hex | R/W | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 1 | 0 | \$D6 | | | | | | | | | | 1 | 1 | \$D7 | | | | | | | | | | 0 | 0 | \$D8 | | | | | | | | | | 0 | 1 | \$D9 | | | | | | | | | | 1 | 0 | \$DA | | | Safing record data mask | | | | | | | 1 | 1 | \$DB | | | | | | | | | | 0 | 0 | \$DC | | | | | | | | | | 0 | 1 | \$DD | | | | | | | | | | 1 | 0 | \$DE | | | | | | | | | | 1 | 1 | \$DF | R/W | SAF_THRESHOLD_1 | | | Х | | | | | 0 | 0 | \$E0 | R/W | SAF_THRESHOLD_2 | | | Х | | | | | 0 | 1 | \$E1 | R/W | SAF_THRESHOLD_3 | | | Х | | | | | 1 | 0 | \$E2 | R/W | SAF_THRESHOLD_4 | | | Х | | | | | 1 | 1 | \$E3 | | | | | | | | | | 0 | 0 | \$E4 | | | | | | | | | | 0 | 1 | \$E5 | | | | | | | | | | 1 | 0 | \$E6 | | | Safing record threshold | | | | | | | 1 | 1 | \$E7 | | | Saling record tilleshold | | | | | | | 0 | 0 | \$E8 | | | | | | | | | | 0 | 1 | \$E9 | | | | | | | | | | 1 | 0 | \$EA | | | | | | | | | Table 5. Global SPI register map (continued) | GID | | | RID | . / \ | VID. | | | Цах | R/W | Name | Description | | О | perating | State <sup>(1)</sup> | | |-----|---|---|-----|--------------|------|---|---|------|-----|---------------|--------------------------------|------|------|----------|----------------------|--------| | GID | | | KIL | , , <b>v</b> | VID | | | Hex | R/W | Name | Description | Init | Diag | Ssafing | Scrap | Arming | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | \$EF | R/W | SAF_CONTROL_1 | | | Х | | | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | \$F0 | R/W | SAF_CONTROL_2 | | | Х | | | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | \$F1 | R/W | SAF_CONTROL_3 | | | Х | | | | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | \$F2 | R/W | SAF_CONTROL_4 | | | Х | | | | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | \$F3 | | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | \$F4 | | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | \$F5 | | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | \$F6 | | | Safing record central | | | | | | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | \$F7 | | | Safing record control | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | \$F8 | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | \$F9 | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | \$FA | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | \$FB | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | \$FC | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | \$FD | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | \$FE | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | \$FF | R | SAF_CC | Safing record compare complete | | | | | | <sup>1.</sup> A check mark indicates in which operating state a WRITE-command is valid. # 5.1 Global SPI register A summary of all the read/write registers contained within the SPI map are shown below and are further referenced throughout the specification as they apply. The SPI register tables also specify the effect of the internal reset signals assertion on each bit field (the symbol '-' is used to indicate that the register is not affected by the relevant reset signal). #### Global status word L9678P contains an 11-bit word that returns global status information. The GSW is the most significant 11 bits of SPI\_MISO data. | ID | R/W/RW | |----|--------| | - | R | | Register name | Description | |---------------|--------------------| | GSW | Global Status Word | | MISO BIT | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | |------------|--------|-------|-------|----------|---------|----------|-----|----------|----------|---------|---------| | MISO | SPIFLT | DEPOK | RSFLT | s_sidtow | ERSTATE | POWERFLT | FLT | CONVRDY2 | CONVRDY1 | ERR_WID | ERR_RID | | GSW<br>BIT | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### Table 6. Global status word (GSW) | Bit | Name | POR | WSM | SSM | Description | |-----|----------|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | SPIFLT | 0 | 0 | 0 | SPI Fault, set if previous SPI frame had wrong parity check or wrong number of bits, cleared upon read 0 No fault 1 Fault | | 9 | DEPOK | 0 | 0 | 0 | General Deployment Successful Flag, logical OR of the corresponding CHxDS bits (bit 15) in DSRx Registers 0 All the DSRx-CHDS bits are 0 1 At least one of the DSRx-CHDS bits is 1 | | 8 | RSFLT | 0 | 0 | 0 | Remote Sensor Interface Fault Present, logical OR of the corresponding FLTBIT bits (bit 15) in RSDRx Registers 0 All the RSDRx-FLTBIT bits are 0 1 At least one of the RSDRx-FLTBIT bits is 1 | | 7 | WDTDIS_S | 0 | 0 | 0 | State of WDTDIS pin 0 WDTDIS = 0 1 WDTDIS = 1 | # Table 6. Global status word (GSW) (continued) | Bit | Name | POR | WSM | SSM | Description | |-----|----------|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | ERSTATE | 0 | 0 | 0 | Set when Power mode state machine is in ER state 0 Power mode state machine is not in ER state 1 Power mode state machine is in ER state | | 5 | POWERFLT | 0 | 0 | 0 | Fault present in Power State Register, logical OR between bits from 18 to 9 of POWER_STATE Register 0 All the bits from 18 to 9 in the POWER_STATE Registers are 0s 1 At least one of the bits from 18 to 9 in the POWER_STATE Registers is 1 | | 4 | FLT | 1 | 1 | 1 | Fault present in Fault Status Register (FLTSR), logical OR between all bits of FLTSR 0 All the bits in the Fault Status Register (FLTSR) are 0s 1 At least one of the bits in the Fault Status Register (FLTSR) is 1 | | 3 | CONVRDY2 | 0 | 0 | 0 | ADC Conversion of request 3 or 4 has been completed so new results are available 0 No new data available 1 New data available | | 2 | CONVRDY1 | 0 | 0 | 0 | ADC Conversion of request 1 or 2 has been completed so new results are available 0 No new data available 1 New data available | | 1 | ERR_WID | 0 | 0 | 0 | Write address of previous SPI frame is not permitted in current operating phase (INIT, DIAG, SAFING, SCRAP, ARMING) 0 No Error 1 Error | | 0 | ERR_RID | 0 | 0 | 0 | Read address received in the actual SPI frame is unused so data in the response is don't care 0 No Error 1 Error | # 5.2 Read/write register ## 5.2.1 Fault status register (FLTSR) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----------|----------|----|----|----|----|------------|----|---|---|--------|--------|---------|---|--------|--------|---|-----| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | 0 | 0 | ERBST_OT | CLKFRERR | - | 0 | 0 | 0 | OTPCRC_ERR | 0 | 0 | 0 | WD1_LO | WD1_TM | WD1_WDR | 0 | WSMRST | SSMRST | 0 | POR | Address: 00 Type: R **Buffer:** \$0000 Reset: - POR WSM SSM EBST\_OT 0 - - ER Boost over-temperature bit Set when over-temp condition detected, cleared on SPI read or POR=1 0 No Fault 1 Fault CLKFRERR 0 - Internal oscillator cross-check error bit Set when osc error detected, cleared on SPI read or POR=1 0 No Fault 1 Fault OTPCRC\_ERR 0 - - OTP CRC error bit Set when OTP error detected (tested at release of POR), cleared by POR=1 0 No Fault 1 Fault WD1\_LO 0 0 - WD1 lockout - reflects WD1 lockout state Set and cleared per Watchdog Timer Flow Diagram 0 WD1 Lockout inactive 1 WD1 Lockout active WD1 TM 0 0 WD1 test mode - reflects WD1TM signal state Set and cleared per Watchdog Timer Flow Diagram 0 WD1TM=0 1 WD1TM=1 WD1\_WDR 0 0 - WD1 reset latch Set and cleared per Watchdog Timer Flow Diagram 0 WD1\_WDR signal = 0 1 WD1\_WDR signal = 1 WSMRST 1 1 - Watchdog state machine reset Set when WSM reset goes to '1', cleared upon SPI read 0 WSM reset has not occurred 1 WSM Reset has occurred SSMRST 1 1 1 Safing state machine reset Set when SSM reset goes to '1', cleared upon SPI read 0 SSM reset has not occurred 1 SSM Reset has occurred POR 1 - - Power on Reset Set when POR goes to '1', cleared upon SPI read 0 POR reset has not occurred 1 POR Reset has occurred ## 5.2.2 System configuration register (SYS\_CFG) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|--------------------|--------------|----|---------------|----|--------|---|------------|---------|--------|-------|---|---------|-------|---|----------| | MOSI | | | - | | EN_AUTO_SWITCH_OFF | DIS_VDD5_ERR | X | KEEP_ERBST_ON | X | V_DIAG | 1 | SVERVOS | OCAMENO | SVERVA | OKIMA | X | SAFESEL | ^_ds∧ | X | WD1_TOVR | | MISO | 0 | 0 | 0 | 0 | EN_AUTO_SWITCH_OFF | DIS_VDD5_ERR | 0 | KEEP_ERBST_ON | 0 | V_DIAG | | O V LIVICO | SQMEAS | SVERV | | 0 | SAFESEL | V_ASV | 0 | WD1_TOVR | Address: 01 Type: RW Buffer: \$0100 Reset: \$0002 POR WSM SSM EN\_AUTO\_SWITC H OFF ) () - Enable auto switch off ISRC current source and DCS regulator after measurement completion - 0 Auto switch off disabled - 1 Auto switch off enabled DIS\_VDD5\_ERR 0 0 - Disable VDD5 OV/UV to generate reset 0 OV/UV generate reset 1 OV/UV don't generate reset KEEP\_ERBST\_ON 0 0 ER Boost behaviour during ER state 0 ER Boost is disabled 1 ER Boost stay enabled HI\_LEV\_DIAG\_TIM 0 0 Selection of duration of high level squib/pyroswitch diagnostics 0 Short time (see high level diag diagram) 1 Long time (see high level diag diagram) SQMEAS 00 00 00 Sample number in DC sensor, squib/pyroswitch measurement and temperature conversions Updated by SSM\_RESET or SPI write 0 8 samples 1 16 samples 10 4 samples 11 1 sample VMEAS 00 00 Sample number in any other voltage measurement conversions Updated by SSM\_RESET or SPI write Updated by SSM\_RESET or SPI write 0 4 samples 1 16 samples 10 8 samples 11 1 sample SAFESEL 1 1 1 Safing engine mode select Updated by SSM\_RESET or SPI write 0 Internal safing engine 1 external safing engine VSF\_V 0 0 0 VSF voltage select Updated by SSM\_RESET or SPI write 0 20V 1 25V WD1\_TOVR 0 0 - Override of initial 500ms time-out of WD1 state machine Set and cleared per Watchdog Timer Flow Diagram 0 time-out is active 1 time-out is disabled ## 5.2.3 System control register (SYS\_CTL) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|------------|----------------|----|----------|---|-----------|-----------|---------|---------|---|---|---|---| | MOSI | | | - | | x | × | × | VIN_TH_SEL | IES HE NOMEVAY | =' | ER_BST_V | x | ER_CUR_EN | ER_BST_EN | VSUP_EN | SPI_OFF | x | x | x | х | | MISO | 0 | 0 | 0 | 0 | ı | 0 | 0 | VIN_TH_SEL | IBS HE NOMEVAN | =' | ER_BST_V | 0 | ER_CUR_EN | ER_BST_EN | VSUP_EN | SPLOFF | 0 | 0 | 0 | 0 | Address: 02 Type: RW **Buffer:** \$0200 **Reset:** \$0004 POR WSM SSM > 0 5.5V 1 7.5V VBATMON\_TH\_SEL 00 00 VBATMON comparators threshold selector 00 6V 01 6.8V 10 8V 11 8.8V ER\_BST\_V 0 0 0 ER Boost voltage select Updated by SSM\_RESET or SPI write 0 set 23V boost 1 set 33V boost ER\_CUR\_EN 0 0 0 ER charge / discharge control Updated by SSM\_RESET or SPI write 0 ER current source OFF request 1 ER current source ON request ER\_BST\_EN 1 1 1 Boost enable Updated by SSM\_RESET or SPI write 0 ER\_BOOST OFF request1 ER\_BOOST ON request VSUP\_EN 0 0 Supplemental supply for satellites Updated by SSM\_RESET or SPI write 0 VSUP commanded off 1 VSUP SPI OFF 0 0 Go to POWER OFF state from POWERMODE SHUTDOWN state Updated by SSM\_RESET or SPI write while in POWERMODE SHUTDOWN state 0 no effect 1 transition to POWER OFF state ## 5.2.4 SPI Sleep command register (SPI\_SLEEP) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|------|-----|---|---|---|---|---|---|---| | MOSI | | | - | | | | | | | | | \$30 | C95 | | | | | | | | | MISO | 0 | 0 | 0 | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Address: 03 Type: W Buffer: - **Reset:** \$0006 POR WSM SSM SLEEP\_MODE N/A N/A N/A Non-latched command that allows transition into POWERMODE\_SHUTDOWN state according to the Power Control State Flow Diagram ## 5.2.5 System status register (SYS\_STATE) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|----------------|---|---|---|---|---|---|---|-----------------|---| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OPER_CTL_STATE | | 0 | 0 | 0 | 0 | 0 | | POWER_CTL_STATE | | Address: 04 Type: R **Buffer:** \$0400 Reset: - POR WSM SSM OPER\_CTL\_STAT E[2:0] 000 000 000 Reports Operating Control State Updated per Power Up Phases diagram 000 = INIT 001 = DIAG 010 = SAFING 011 = SCRAP 100 = ARMING 101 unused 110 unused 111 unused POWER\_CTL\_STA TE[2:0] 000 - Reports Power Control State Updated per Power Control State Flow Diagram 000 = AWAKE 001 = STARTUP 010 = RUN 011 = ER 100 = POWER MODE SHUTDOWN 101 unused 110 unused 111 unused #### 5.2.6 Power state register (POWER\_STATE) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ı | |------|--------|-------|------------|--------|-------------|-----------|-----------|------------|---------|---------|----------|-----------|------------|---|---|----------|----------|----------|------------|---------|---| | MOSI | | | - | | Х | Χ | Х | Х | Х | Χ | Х | Χ | Х | Х | Χ | Χ | Χ | Χ | Х | Х | ı | | MISO | WAKEUP | VBBAD | NOT_VBGOOD | VINBAD | NOT_VINGOOD | VDD3V3_UV | VDD3V3_OV | ER_BST_NOK | VDD5_UV | VDD5_OV | VSUP_NOK | ER_BST_ON | ER_CHRG_ON | 0 | 0 | ER_SW_ON | VDD5_ACT | VSUP_ACT | VDD3V3_ACT | VSF_ACT | | Address: 05 Type: R **Buffer:** \$0500 Reset: - WSM WSW WAKEUP - - - WAKEUP pin status Set and cleared based on voltage 0 WAKEUP pin < WU\_off 1 WAKEUP pin > WU\_on VBBAD - - - VBATMON bad pin status Set and cleared based on voltage 1 VBATMON < VBBAD 0 VBATMON > VBBAD NOT\_VBGOOD - - - VBATMON good pin status Set and cleared based on voltage 1 VBATMON < VBGOOD 0 VBATMON > VBGOOD VINBAD - - - VIN bad pin status Set and cleared based on voltage 0 VIN > VINBAD 1 VIN < VINBAD NOT\_VINGOOD - - - VIN good pin status Set and cleared based on voltage 0 VIN > VINGOOD 1 VIN < VINGOOD VDD3V3\_UV - - - VDD3V3 bad pin status Set based on voltage, cleared on SPI read 0 VDD3V3 > VDD3V3\_UV 1 VDD3V3 < VDD3V3\_UV VDD3V3\_OV - - - VDD3V3 bad pin status Set based on voltage, cleared on SPI read 0 VDD3V3 < VDD3V3\_OV 1 VDD3V3 > VDD3V3 OV ER\_BST\_NOK - - - ERBOOST pin status Set and cleared based on voltage 1 V\_ERBOOST < ERBOOST\_OK 0 V\_ERBOOST > ERBOOST\_OK VDD5\_UV - - - VDD5\_UV status Set based on voltage, cleared on SPI read 0 VDD5 > VDD5\_UV 1 VDD5 < VDD5\_UV VDD5\_OV - - - VDD5\_OV status Set based on voltage, cleared on SPI read 0 VDD5 < VDD5\_OV 1 VDD5 > VDD5\_OV VSUP\_NOK - - - VSUP status Set and cleared based on voltage 0 VSUP > VSUP\_OK 1 VSUP < VSUP\_OK ER\_BST\_ON 0 - - ERBOOST\_ON state Updated according to ER\_BOOST Control Behavior diagram 0 RBOOST\_OFF or ERBOOST\_OT state or ER\_BST\_STBY state (boost not running) 1 ERBOOST\_ON state (boost running) ER CHRG ON 0 0 ERCHARGE ON state Updated according to ER\_CHARGE Power Mode Control diagram 0 ERCHARGE\_ON = 0 1 ERCHARGE\_ON = 1 ER\_SW\_ON 0 - - ER\_SWITCH State Updated according to ER Switch state diagram 0 ER\_SWITCH\_OFF 1 ER\_SWITCH\_ON VDD5 ACT 0 - - VDD5 Active state Updated according to VDD5 Power Mode Control state diagram 0 VDD5 supply in VDD5\_OFF or VDD5\_SHUTDOWN states 1 VDD5 supply in VDD5 RAMPUP or VDD5 ON states VSUP\_ACT 0 0 0 VSUP Active state Updated according to VSUP Power Mode Control state diagram 0 VSUP supply in VSUP OFF or VSUP SHUTDOWN states 1 VSUP supply in VSUP\_RAMPUP or VSUP\_ON states VDD3V3 ACT 0 - - VDD3V3 Active state Updated according to VDD3V3 Power Mode Control state diagram 0 VDD3V3 supply in VDD3V3\_OFF or VDD3V3\_SHUTDOWN states 1 VDD3V3 supply in VSUP\_ON state VSF\_ACT 0 0 0 VSF Active state Updated according to VSF Control Logic diagram 0 VSF\_EN = 0 1 VSF\_EN = 1 #### 5.2.7 Deployment configuration registers (DCR\_x) Channel 0 (DCR\_0) Channel 1 (DCR\_1) Channel 2 (DCR\_2) Channel 3 (DCR\_3) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|-------------|---|---|-------------|---|-----------------|---|---| | MOSI | | | - | | × | х | х | х | Х | x | х | х | Denloy Time | 1 | ( | Dep_Current | | Dep_expire_time | × | Х | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | John Time | 1 | ( | Dep_Current | - | Dep_expire_time | 0 | 0 | Address: 06 (DCR\_0) 07 (DCR\_1) 08 (DCR\_2) 09 (DCR\_3) Type: RW **Buffer:** \$0600 (DCR\_0) \$0700 (DCR\_1) \$0800 (DCR\_2) \$0900 (DCR\_3) **Reset**: \$000C (DCR\_0) \$000E (DCR\_1) \$0010 (DCR\_2) \$0012 (DCR\_3) > POR WSM SSM Deploy\_Time[1:0] 00 00 Default deployment time select Updated by SSM\_RESET or SPI write while in DIAG state 00 Unused (no deploy, 8 us pulse output on ARM1 pin during PULSE TEST) 01 0.5 ms 10 0.7 ms 11 2.0 ms Dep\_Current[1:0] 00 00 Deployment Current limit select Updated by SSM\_RESET or SPI write while in DIAG state 00 Unused (no deploy) 01 1.75A min 10 1.2A min 11 Unused (no deploy) Dep\_expire\_time[1: 00 00 Deploy command expiration timer select Updated by SSM\_RESET or SPI write while in DIAG state 00 500ms 01 250ms 10 125ms 11 0ms #### 5.2.8 Deployment command (DEPCOM) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|-----------|-----------|-----------|-----------| | MOSI | | , | - | | Х | х | х | х | х | х | х | х | х | х | Х | Х | СНЗДЕРКЕО | CH2DEPREQ | CH1DEPREQ | СНОБЕРВЕС | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | СНЗВЕР | CH2DEP | CH1DEP | СНОВЕР | Address: 12 Type: RW **Buffer:** \$1200 **Reset:** \$0024 POR WSM SSM CHxDEPREQ N/A N/A Channel x Deploy Request - non-latched channel-specific deploy request - 0 No change to deployment control for channel x - 1 Clear and start Expiration timer if in ARMING or SAFING state and in DEPLOY\_ENABLED state - CHxDEP 0 0 Channel x deployment expiration timer enable Set when SPI\_DEPCOM(CHxDEPREQ=1) AND in ARMING or SAFING state AND in DEP\_ENABLED state Cleared on SSM\_RESET OR when in DEP\_DISABLED state OR when Deploy Expiration Timer $\bf x$ reaches time-out threshold - 0 Expiration timer enabled Deploy command still valid - 1 Expiration Timer disabled Deploy command no more valid #### 5.2.9 Deployment configuration registers (DSR\_x) Channel 0 (DSR\_0) Channel 1 (DSR\_1) Channel 2 (DSR\_2) Channel 3 (DSR\_3) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|-------|---------|-------|---------|----|----|---|---|---|---|---|---|---|------------------|---|---| | MOSI | | | - | | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | | MISO | 0 | 0 | 0 | 0 | CHxDS | CHxSTAT | CHXDD | DCRXERR | 0 | 0 | 0 | 0 | 0 | 0 | | | | DEP_CHx_ExpTimer | | | Address: 13 (DSR\_0) 14 (DSR\_1) 15 (DSR\_2) 16 (DSR\_3) Type: R **Buffer:** \$1300 (DSR 0) \$1400 (DSR\_1) \$1500 (DSR 2) \$1600 (DSR\_3) Reset: WSM **CHxDS** 0 Channel x deployment successful Updated according to Deployment Driver Control Logic (set when deployment terminates on ch x due to deploy timer time-out, cleared on SSM\_RESET OR when deployment starts on ch x) - 0 Deployment not successful - 1 Deployment successful **CHxSTAT** (set when deployment starts on ch x, cleared on SSM\_RESET OR when 0 0 deployment terminates due to deploy timer time-out, LS Over current OR **GND** Loss) - 0 Deployment not in progress - 1 Deployment in progress **CHxDD** 0 Default Deploy Flag on Channel x > Updated by SSM\_RESET, or when the Deployment Configuration Register is written with an incorrect configuration - 0 Correct Time/Current combination selected - 1 Incorrect Time/Current combination selected (default time/current is set) DCRxERR 0 0 Deployment configuration register err - 0 Deploy configuration change accepted and stored in memory - 1 Deploy configuration change rejected because deploy is in progress (or DEP\_EXPIRE\_TIME changed when in DEP\_ENABLED state) DEP\_CHx\_ExpTimer 0000 0000 0000 Channel x Deployment Expiration Timer value 8ms/count [5:0] 00 00 00 Updated according to Deployment Driver Control Logic (Cleared on SSM\_RESET OR when Exp Timer times out OR when SPI\_DEPREQx is received while in DEP\_ENABLED state AND in ARMING or SAFING states) #### 5.2.10 Deployment current monitor status registers (DCMTSxy) Channels 0, 1 (DCMTS01) Channels 2, 3 (DCMTS23) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|--------|--------|--------|--------|---|---|---|---|--------|--------|-------|---------|---|---| | MOSI | | | - | | Х | Χ | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Χ | Х | Х | Х | Х | | MISO | 0 | 0 | 0 | 0 | | | Curren | t_Mon_ | Timer_ | y[7:0] | | | | ( | Currer | nt_Mor | _Time | r_x[7:0 | ] | | Address: 1F (DCMTS01)) 20 (DCMTS23) Type: R Buffer: \$1F00 (DCMTS01) \$2000 (DCMTS23) Reset: - POR NSM SSM Current\_Mon\_Time \$00 \$00 \$00 Channel y current monitor timer value corresponding to SPI command $r_y[7:0]$ DCMTSx Set to default (cleared) on SSM\_RESET or when a new deployment starts on channel y. Increments each $16\mu s$ while deployment current exceeds monitor threshold on channel y Current\_Mon\_Time \$00 \$00 \$00 Channel x current monitor timer value corresponding to SPI command r\_x[7:0] DCMTSxy. Set to default (cleared) on SSM\_RESET or when a new deployment starts on channel x. Increments each 16µs while deployment current on channel x exceeds monitor threshold ## 5.2.11 Deploy enable register (SPIDEPEN) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|-----|------|--------|------|---|---|---|---|---|---| | MOSI | | | - | | | | | | | | DE | PEN_ | WR[15: | 0 | | | | | | | | MISO | 0 | 0 | 0 | 0 | | | | | | | DEP | EN_S | TATE[1 | 5:0] | | | | | | | Address: 25 Type: RW Buffer: \$2500 Reset: \$004A POR WSM SSM DEPEN\_WR[15:0] N/A N/A N/A Non-latched encoded value for LOCK / UNLOCK command \$0FF0 LOCK - enter DEP\_DISABLED state \$F00F UNLOCK - enter DEP\_ENABLED state DEPEN\_STATE[15: \$0FF0\$0FF0Deploy Enabled State Updated according to Global SPI Deployment Enable State Diagram \$0FF0 In DEP\_DISABLED state \$F00F In DEP\_ENABLED state ## 5.2.12 Squib/pyroswitch ground loss register (LP\_GNDLOSS) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|----------|----------|----------|----------| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GNDLOSS3 | GNDLOSS2 | GNDLOSS1 | GNDLOSSO | Address: 26 Type: R **Buffer:** \$2600 Reset: - POR WSM SSM GNDLOSSx 0 0 Loop x Squib/pyroswitch Ground loss Cleared upon SSM\_RESET or SPI read. Set when GND loss is detected during deployment or loop diag's (HS sw test, LS sw test, squib/pyroswitch resistance) 0 Loss of ground not detected 1 Loss of ground detected #### 5.2.13 Device version register (VERSION\_ID) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|------|----|---|---|---|---|----|-----|---|---| | MOSI | | | - | | Х | Χ | Х | Х | Х | Х | Χ | Х | Х | Х | Χ | Χ | Х | Χ | Х | Х | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DE | VICE | ID | 0 | 0 | | | VE | RSN | | | Address: 27 Type: R **Buffer:** \$2700 Reset: - POR WSM SSM DEVICE ID - - Identification of the device Static value - never updated 001 Low end 010 Medium end 011 High end VERSN - - Identification of the silicon version 000011 CB version other codes previous versions # 5.2.14 Watchdog retry configuration register (WD\_RETRY\_CONF) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|-----|-------|------| | MOSI | | | | | | | | | - | | | | | | | | | WD1 | _RETR | Y_TH | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | WD1 | _RETR | Y_TH | Address: 28 Type: RW **Buffer:** \$2800 **Reset:** \$0050 POR WSM SSM WD1\_RETRY\_TH 7 7 WD1 retry counter threshold (number of WD errors permitted before latching WD1 LOCKOUT=1) #### 5.2.15 Watchdog timer configuration register (WDTCR) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----------|----|----|-----------------|--------|------|---|---|---|---|----|-------|--------|---|---| | MOSI | | , | - | | x | WD1_MODE | | | WD <sup>-</sup> | TMIN[6 | 6:0] | | | | | WD | TDELT | A[6:0] | | | | MISO | 0 | 0 | 0 | 0 | 0 | WD1_MODE | | | WD. | TMIN[6 | 3:0] | | | | | WD | TDELT | A[6:0] | | | Address: 2A Type: RW Buffer: \$2A00 Reset: POR WSM SSM WD1 MODE 0 0 - WD1 Mode \$0054 Updated by WSM\_RESET or SPI write while in WD1\_INIT state 0 Fast WD1 mode - nominal 8µs timer resolution (2ms max value) 1 Slow WD1 mode - nominal 64µs timer resolution (16.3ms max value) $\label{eq:wdtmin} WDTMIN[6:0] \quad \$32 \quad \$32 \quad - \quad WD1 \ window \ minimum \ value \ - \ resolution \ according \ to \ WD1\_MODE \ bit \ (\$32 = 1) \ \ column{2}{c} column{2}{c$ 400µs in WD1 fast mode) Updated by WSM\_RESET or SPI write while in WD1\_INIT state WDTDELTA[6:0] \$19 \$19 - WD1 window delta value - WDTMAX=WDTMIN+WDTDELTA - resolution according to WD1\_MODE bit ( $$19 = 200\mu s$ in WD1 fast mode) Updated by WSM\_RESET or SPI write while in WD1\_INIT state #### 5.2.16 WD1 timer control register (WD1T) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|----|----|----|----|-----------|----|----|----|----|----|---|---|---|---|---|---|---|------|-------------|---|--| | MOSI | - | | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | WD1C | TL[1:0] | | | | MISO | 0 | 0 | 0 | 0 | WD1_TIMER | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | WD1CTL[1:0] | | | Address: 2B Type: W **Buffer:** \$2B00 **Reset:** \$0056 POR WSM SSM WD1CTL[1:0] 00 00 WD1 Control command Updated by SSM\_RESET or SPI write 00 NOP 01 Code 'A' 10 Code 'B' 11 NOP WD1\_TIMER \$00 \$00 \$00 WD1 Window timer value Cleared by SSM\_RESET or by WD1 refresh, incremented every $8\mu s$ or $64\mu s$ while in WD1\_RUN or WD1\_TEST states #### 5.2.17 WD1 state register (WDSTATE) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|------------------|----|----|----|----|-------|-------|---|---|---|---|---|---|---|---| | MOSI | - | | | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | 0 | 0 | 0 | 0 | 0 | WD1_ERR_CNT[3:0] | | | | | STATE | [2:0] | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Address: 2C Type: R Buffer: \$2C00 Reset: - POR WSM SSM WD1\_ERR\_CNT[3:0] 000 000 - Watchdog error counter Updated according to Watchdog State Diagram WD1\_STATE[2:0] 000 000 - Watchdog state Updated according to Watchdog State Diagram 000 INITIAL 001 RUN 010 TEST 011 RESET 100 OVERRIDE # 5.2.18 Clock configuration register (CLK\_CONF) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|------------|-------------|------------------| | MOSI | | | - | | x | x | x | х | х | x | x | x | x | x | × | x | AUX_SS_DIS | MAIN_SS_DIS | ERBST_F_SEL[1:0] | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | AUX_SS_DIS | MAIN_SS_DIS | ERBST_F_SEL | Address: 2D Type: RW Buffer: \$2D00 Reset: \$005A POR WSM AUX\_SS\_DIS 1 - - Auxiliary 3.75MHz oscillator Spread Spectrum disable Updated by POR or SPI write while in INIT state 0 Spread Spectrum enabled 1 Spread Spectrum disabled MAIN\_SS\_DIS 0 - - Main 16MHz oscillator Spread Spectrum disable Updated by POR or SPI write while in INIT state 0 Spread Spectrum enabled 1 Spread Spectrum disabled ERBST\_F\_SEL[1:0] 00 - - ER Boost switching frequency select Updated by POR or SPI write while in INIT state 00 1.88 MHz 01 2.13 MHz 10 2.00 MHz 11 2.00 MHz # 5.2.19 Scrap state entry command register (SCRAP\_STATE) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|------|-----|---|---|---|---|---|---|---| | MOSI | | | - | | | | | | | | | \$35 | 535 | | | | | | | | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Address: 30 Type: W Buffer: - **Reset**: \$0060 MO WSW N/A N/A Non-latched Scrap State entry command Enter Scrap state from DIAG state # 5.2.20 Safing state entry command register (SAFING\_STATE) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|------|-----|---|---|---|---|---|---|---| | MOSI | | | - | | | | | | | | | \$AC | CAC | | | | | | | | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Address: 31 Type: W Buffer: - **Reset:** \$0062 MSW N/A N/A Non-latched Safing State entry command Enter safing state from DIAG state and clear arming pulse stretch counter (if received in DIAG or SAFING state) # 5.2.21 WD1 test command register (WD1\_TEST) | | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|----|----|----|----|----|----|----|-----|----|----|---|---|---|---|---|---|---|---|---|---| | Ī | MOSI | | | - | | | | | \$3 | С | | | | Х | Х | Х | Х | Х | Х | Х | Х | | Ī | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Address: 35 Type: W Buffer: Reset: \$006A MO WS WS N/A N/A Non-latched WD1 Test Command WD1\_TEST SPI command as described in *Figure 36: Watchdog state diagram*. ## 5.2.22 System diagnostic register (SYSDIAGREQ) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|------|---------|---| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | DSTE | ST[3:0] | | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DSTE | ST[3:0] | | Address: 36 Type: RW Buffer: \$3601 Reset: \$006C POR WSM SSM DSTEST[3:0] 0000 0000 0000 Diagnostic State Test selection Updated by SSM\_RESET or SPI write while in DIAG state 0000 = all outputs inactive 0001 = ARM pin active 0010 = all outputs inactive 0011 = all outputs inactive 0100 = all outputs inactive 0101 = all outputs inactive 0110 = VSF regulator active 0111 = HS squib/pyroswitch driver FET active 1000 = LS squib/pyroswitch driver FET active 1001 = Output deployment timing pulses on ARM1 (separated by 8 ms) 1010 = ST reserved 1011 - 1111 = all outputs inactive ## 5.2.23 Diagnostic result register for deployment loops (LPDIAGSTAT) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------------|-----|----|----|-------|-------------|--------|--------|----|-----------------|------------------------|---|-----|-----|-----|-----|---|---|------------|---| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | DIAG_LEVEL | TIP | 0 | FP | FETON | ST_reserved | HSR_HI | HSR_LO | | RES_MEAS_CHSEL/ | HIGH_LEV_DIAG_SELECTED | | SBL | STG | STB | SQP | | | LEAK_CHSEL | | Address: 37 Type: R **Buffer:** \$3700 Reset: - POR WSM SSM DIAG\_LEVEL 0 0 Diagnostic mode selector Not present for low level diagnostic Updated by SSM\_RESET or SPI write to LPDIAGREQ 0 low level mode 1 high level mode TIP 0 0 High level diagnostic test is running Updated by SSM\_RESET or Loops diagnostic state machine High level diagnostic test is not running 1 High level diagnostic test is running FP 0 0 Fault present before requested diagnostic Updated by SSM\_RESET or Loops diagnostic state machine Fault not present before requested diagnostic 1 Fault present before requested diagnostic FETON 0 0 FET activation during diagnostic 57/ DS11626 Rev 6 77/211 Updated by SSM\_RESET or Loops diagnostic state machine or when HS or LS FET is activated during DIAG state 0 FET is off during diagnostic 1 FET is on during diagnostic ST reserved 0 0 ST\_reserved HSR HI 0 HSR Diagnostic - HIGH Range Updated by SSM\_RESET or Loops diagnostic state machine or when squib/pyroswitch resistance test is run 0 HSR measurement < HSR HIGH value 1 HSR measurement > HSR HIGH value HSR LO 0 0 HSR Diagnostic - Low Range Updated by SSM\_RESET or Loops diagnostic state machine or when squib/pyroswitch resistance test is run 1 HSR measurement< HSR LOW value 0 HSR measurement > HSR LOW value RES\_MEAS\_CHSEL 0000 0000 Channel selected for resistance measurement [3:0] Updated by SSM\_RESET or Loops diagnostic state machine or as determined by squib/pyroswitch resistance channel selected 0000 = Ch 00001 = Ch 10010 = Ch 20011 = Ch 30100 - 1111 None Selected HIGH\_LEV\_DIAG\_ 0000 0000 0000 0000 No diagnostic selected SELECTED[3:0] 0001 VRCM CHECK 0010 Leakage CHECK 0011 Short Between Loops CHECK 0100 Unused 0101 Squib/pyroswitch resistance range CHECK 0110 Squib/pyroswitch resistance measurement 0111 FET test 1000 - 1111 Unused SBL 0 0 Short between loop state Updated by SSM RESET or Loops diagnostic state machine 0 Short between squib/pyroswitch loops is not present 1 Short between squib/pyroswitch loops is present STG 0 0 Short to Ground Test Status Updated by SSM\_RESET or Loops diagnostic state machine or as determined by squib/pyroswitch leakage diagnostic 0 STG not detected 1 1 STG detected STB 0 0 Short to Battery Test Status Updated by SSM\_RESET or Loops diagnostic state machine or as determined by squib/pyroswitch leakage diagnostic 0 STB not detected 1 STB detected SQP 0 0 Squib/pyroswitch PIN where leakage test has been performed Updated by SSM\_RESET or Loops diagnostic state machine or as determined by squib/pyroswitch leakage diagnostic 0 SRx 1 SFx LEAK\_CHSEL[3:0] 0000 0000 0000 Channel selected for leakage measurement Updated by SSM\_RESET or Loops diagnostic state machine or as determined by squib/pyroswitch leakage diagnostic 0000 = Ch 0 0001 = Ch 1 0010 = Ch 2 0011 = Ch 3 0100 - 1111 None Selected # 5.2.24 Loops diagnostic configuration command register for low level diagnostic (LPDIAGREQ) | | 19 18 17 | | | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---|---|----|------------|---------------|---------|----|------------|-------|-------------|----------------|---|------------------------|--------|---|---|---|-----------------|---| | MOSI | | | - | | DIAG_LEVEL | ISRC_CURR_SEL | PD_CURR | | ISRC [1:0] | ISINK | IO-PINACAVI | | | RES MEAS CHSELI3:01 | )<br>i | | | | LEAK_CHSEL[3:0] | | | MISO | 0 | 0 | 0 | 0 | DIAG_LEVEL | ISRC_CURR_SEL | PD_CURR | | ISRC [1:0] | ISINK | IO-PINOG/ | V. C. WILL. U. | | RES MEAS CHSELT3:01RES | !<br>! | | | | LEAK_CHSEL[3:0] | | Address: 38 Type: RW Buffer: \$3800 Reset: \$0070 POR WSM SSM DIAG LEVEL 0 0 Diagnostic mode selector Updated by SSM\_RESET or SPI write 0 low level mode 1 N/A - see description below ISRC\_CURR\_SEL 0 0 Selection of ISRC current value 0 40mA 1 8mA PD CURR 0 0 0 Pull down current control Updated by SSM\_RESET or SPI write - 0 Request OFF only for channels connected to VRCM or ISINK or ISRC, ON for all other channels - 1 Request OFF for all channels ISRC [1:0] 00 00 High side current source for channel selected in RES\_MEAS\_CHSEL[3:0] Updated by SSM\_RESET or SPI write 00 = OFF 01 = ON 40 mA current for channel selected in RES\_MEAS\_CHSEL, OFF on all other channels 80/211 DS11626 Rev 6 10 = ON bypass current for channel selected in RES\_MEAS\_CHSEL, OFF ON all other channels 11 = OFF ISINK 0 0 Low Side current sink control (max 50mA) Updated by SSM RESET or SPI write - 0 All channels OFF - 1 ON for channel selected by RES\_MEAS\_CHSEL[3:0], OFF on all other channels VRCM[1:0] 00 00 Voltage Regulator Current Monitor control Updated by SSM\_RESET or SPI write - 00 VRCM not connected - 01 VRCM connected to SFx of channel selected by LEAK\_CHSEL[3:0] - 10 VRCM connected to SRx of channel selected by LEAK\_CHSEL[3:0] and pull down current of the same channel disabled - 11 VRCM connected to SRx of channel selected by LEAK\_CHSEL[3:0] and pull down current of the same channel enabled (ISINK and ISRC must be switched OFF) RES\_MEAS\_CHS 0000 0000 0000 Squib/pyroswitch Resistance Measurement Channel select - selects the EL[3:0] channel and muxes for the resistance test, and the channel for HS driver test (full path fet test) activation Updated by SSM\_RESET or SPI write 0000 Channel 0 0001 Channel 1 0010 Channel 2 0011 Channel 3 0100 - 1111 None Selected LEAK\_CHSEL[3:0] 0000 0000 0000 Squib/pyroswitch Leakage Measurement Channel select - selects the channel and muxes for the leakage test, and the channel for HS/LS FET test activation. Updated by SSM\_RESET or SPI write 0000 Channel 0 0001 Channel 1 0010 Channel 2 0011 Channel 3 0100 - 1111 None Selected $\mathbf{A}$ DS11626 Rev 6 81/211 # 5.2.25 Loops diagnostic configuration command register for high level diagnostic (LPDIAGREQ) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|------------|----|----|----|----|----|---|---|---|-------------------------|---|-----|---|---|--------------------------|---| | MOSI | | | - | | DIAG_LEVEL | х | × | x | x | х | X | x | | SEL HIGH_LEVEL_DIAG_SEL | | dos | | | LOOP_DIAG_CHSEL[3:0] | | | MISO | 0 | 0 | 0 | 0 | DIAG_LEVEL | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | HIGH_LEVEL_DIAG_SEL | | SQP | | | LOOP_DIAG_CHSEL[3:0]LOOP | | Address: 38 Type: RW Buffer: \$3800 Reset: \$0070 POR WSM SSM DIAG\_LEVEL 0 0 0 Diagnostic mode selector 0 0 N/A - see description above 1 1 high level mode HIGH\_LEVEL\_DIAG 000 000 000 \_SEL Selection of high level squib/pyroswitch diagnostic Updated by SSM\_RESET or SPI write 000 No diagnostic selected 001 VRCM CHECK 010 Leakage CHECK 011 Short Between Loops CHECK 100 Unused 101 Squib/pyroswitch resistance range CHECK 110 Squib/pyroswitch resistance measurement 111 FET test SQP 0 0 Squib/pyroswitch pin select for all leakage diagnostic Updated by SSM\_RESET or SPI write 0 SRx 1 SFx Updated by SSM\_RESET or SPI write 0000 Channel 0 0001 Channel 1 0010 Channel 2 0011 Channel 3 0100 - 1111 None Selected DS11626 Rev 6 83/211 # 5.2.26 DC sensor diagnostic configuration command register (SWCTRL) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|------------|-------|---|---|---|---|-----------|---| | MOSI | | | - | | х | х | х | x | х | х | Х | х | DCS_PDCURR | SWOEN | х | х | | | CHID[3:0] | | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DCS_PDCURR | SWOEN | 0 | 0 | | | CHID[3:0] | | Address: 39 Type: RW Buffer: \$3900 Reset: \$0072 POR WSM SSM DCS\_PDCURR 0 0 Disable of all pull down current for DC sensor Updated by SSM\_RESET or SPI write 0 OFF for channel under voltage or current measurement, ON for all other channels 1 OFF for all channels SWOEN 0 0 Switch Output Enable Updated by SSM\_RESET or SPI write 0 OFF 1 ON (40mA) CHID[3:0] 0000 0000 0000 Channel ID - selects DC sensor channel for output activation Updated by SSM\_RESET or SPI write 0000 Channel 0 0001 Channel 1 0010 Channel 2 0011 Channel 3 0100 - 1111 None Selected # 5.2.27 ADC request and data registers (DIAGCTRL\_x) # ADC A control command (DIAGCTRL\_A) | | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------|-----------|----|----|----|----|-----|------|--------|----|----|---|---|---|---|------|--------|-----|---|---|---|--| | Ī | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | | | | | | | | | | | MISO | NEWDATA_A | 0 | 0 | | | ADC | REQ_ | A[6:0] | | | | | | А | DCRE | :S_A[9 | :0] | | | | | Address: 3A Type: RW Buffer: \$3A00 Reset: \$0074 # ADC B control command (DIAGCTRL\_B) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----------|----|----|----|----|-----|------|--------|----|----|---|---|---|---|------|--------|-------|--------|---|---| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | | | ADO | CREQ_ | B[6:0] | | | | MISO | NEWDATA_B | 0 | 0 | | | ADC | REQ_ | B[6:0] | | | | | | А | DCRE | :S_B[9 | :0] | | | | Address: 3B Type: RW Buffer: \$3B00 Reset: \$0076 #### ADC C control command (DIAGCTRL\_C) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----------|----|----|----|----|-----|------|--------|----|----|---|---|---|---|------|--------|-------|--------|---|---| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | | | ADO | CREQ_ | C[6:0] | | | | MISO | NEWDATA_C | 0 | 0 | | | ADC | REQ_ | C[6:0] | | | | | | А | DCRE | :S_C[9 | 1:0] | | | | Address: 3C Type: RW Buffer: \$3C00 Reset: \$0078 #### ADC D control command (DIAGCTRL\_D) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |------|-----------|----|----|----|----|-----|------|--------|----|----|---|---|-----------------|---|------|-------|------|---|---|---|--|--| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | X ADCREQ_D[6:0] | | | | | | | | | | | MISO | NEWDATA_D | 0 | 0 | | | ADC | REQ_ | D[6:0] | | | | | | А | DCRE | S_D[9 | ):0] | | | | | | Address: 3D Type: RW Buffer: \$3D00 Reset: \$007A POR WSM SSM NEWDATA\_x 0 0 New data available from convertion Updated by SSM\_RESET or ADC state machine 0 cleared on read 1 convertion finished ADCREQ\_x[6:0] \$00 \$00 \$00 ADC Request select command Updated by SSM RESET or SPI write to DIAGCTRL x Measurement \$00 Unused \$01 Ground Ref \$02 Full scale Ref \$030 DCSx voltage \$04 DCSx current \$05 DCSx resistance \$06 Squib/pyroswitch x resistance \$07 Internal BG reference voltage (BGR) \$080 Internal BG monitor voltage (BGM) \$09 Unused \$0A Temperature \$0B DCS 0 voltage \$0C DCS 1 voltage \$0D DCS 2 voltage \$0E DCS 3 voltage \$20 VBATMON pin voltage \$21 VIN pin voltage \$22 Internal analog supply voltage (VINT) \$23 Internal digital supply voltage (VDD) - \$24 ERBOOST pin voltage - \$25 Unused - \$26 VER pin voltage - \$27 VSUP voltage - \$28 VDDQ voltage - \$29 WAKEUP pin voltage - \$2A VSF pin voltage - \$2B WDTDIS pin voltage - \$2C GPOD0 pin voltage - \$2D GPOS0 pin voltage - \$2E GPOD1 pin voltage - \$2F GPOS1 pin voltage - \$30 Unused - \$31 Unused - \$32 RSU0 pin Voltage - \$33 RSU1 pin Voltage - \$34 Unused - \$35 Unused - \$36 SS0 pin voltage - \$37 SS1 pin voltage - \$38 SS2 pin voltage - \$39 SS3 pin voltage - \$3A Unused - \$3B Unused - \$3C Unused - \$3D Unused - \$3E Unused - \$3F Unused - \$40 Unused - \$41 Unused - \$42 VRESDIAG voltage - \$43 VDD5 voltage - \$44 VDD3V3 voltage - \$45 ISOK voltage - \$46 SF0 - \$47 SF1 - \$48 SF2 - \$49 SF3 - \$4A \$7F Unused ADCRES\_x[9:0] \$000 \$000 \$000 10-bit ADC result value corresponding to ADCREQ\_x request Updated by SSM\_RESET or ADC state machine DS11626 Rev 6 87/211 # 5.2.28 GPO configuration register (GPOCR) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|--------|--------| | MOSI | | , | - | | х | х | х | х | х | х | х | х | х | х | х | Х | Х | х | GPO1LS | GPOOLS | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 3PO1LS | 3PO0LS | Address: 42 Type: RW Buffer: \$4200 Reset: \$0084 POR WSM SSM GPOxLS 0 0 GPO driver configuration bit Updated by SSM\_RESET or SPI write - 0 High-side Driver configuration for GPOx (ER\_BOOST\_OK is required to enable GPO as HS) - 1 Low-side Driver configuration for GPOx (ER\_BOOST\_OK is not required to enable GPO as LS) # 5.2.29 GPO configuration register (GPOCTRLx) Channel 0 (GPOCTRL0) Channel 1 (GPOCTRL1) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|--------------|--------------|---|---|---|---|--| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | GPOxPWM[5:0] | | | | | | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GPOxPWM[5:0] | | | | | | | Address: 43 (GPOCTRL0) 44 (GPOCTRL1) Type: RW **Buffer:** \$4300 (GPOCTRL0) \$4400 (GPOCTRL1) Reset: \$0086 (GPOCTRL0) \$0088 (GPOCTRL1) POR WSM SSM GPOxPWM 000000 000000 000000 6 bit value for PWM% with scaling of 1.6% per count Updated by SSM\_RESET or SPI write #### 5.2.30 GPO fault status register (GPOFLTSR) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|-------------|-------------|----|--------------|----|----|----|----|----|----------|---------|---------|---|---|----------|---------|---------|---|---| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | 0 | GPO1DISABLE | GP00DISABLE | 0 | GPO_NOT_CONF | 0 | 0 | 0 | 0 | 0 | GPO1TEMP | GPO1LIM | GP010PN | 0 | 0 | GPOOTEMP | GPOOLIM | GP000PN | 0 | 0 | Address: 46 Type: R **Buffer:** \$4600 Reset: - POR NSM SSM GPO1DISABLE 1 1 1 GPO 1 disable state 0 GPO enable to work 1 GPO disabled due to thermal fault or configuration not received or ERBOOST not OK (only HS mode) GPO0DISABLE 1 1 1 GPO 0 disable state 0 GPO enable to work 1 GPO disabled due to thermal fault or configuration not received or ERBOOST not OK (only HS mode) GPO\_NOT\_CONF 1 1 1 GPO configuration status 0 GPO HS/LS configured (activation is permitted) 1 GPO not yet configured (activation is denied) GPO1TEMP 0 0 0 GPO 1 Thermal Fault Cleared by SSM\_RESET or SPI read, set by detection circuit 0 Fault not detected 1 Fault detected GPO1LIM 0 0 GPO 1 Current Limit Flag Cleared by SSM\_RESET or SPI read, set by detection circuit while ON 0 Fault not detected 1 Fault detected GPO1OPN 0 0 GPO 1 Open Detection Cleared by SSM\_RESET or SPI read, set by detection circuit while ON 0 Fault not detected 1 Fault detected GPO0TEMP 0 0 0 GPO 0 Thermal Fault Cleared by SSM\_RESET or SPI read, set by detection circuit 0 Fault not detected 1 Fault detected GPO0LIM 0 0 GPO 0 Current Limit Flag OK Cleared by SSM\_RESET or SPI read, set by detection circuit while ON 0 Fault not detected 1 Fault detected GPO0OPN 0 0 GPO 0 Open Detection OK Cleared by SSM\_RESET or SPI read, set by detection circuit while ON 0 Fault not detected 1 Fault detected #### 5.2.31 ISO fault status register (ISOFLTSR) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|--------|--------| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SOTEMP | ISOLIM | Address: 47 Type: R **Buffer:** \$4700 Reset: - POR WSM ISOTEMP 0 0 0 ISO Thermal Fault Cleared by SSM\_RESET or SPI read, set by detection circuit 0 Fault not detected 1 Fault detected ISOLIM 0 0 ISO Current Limit Flag Cleared by SSM\_RESET or SPI read, set by detection circuit while ON (ISOK=0) 0 Fault not detected 1 Fault detected ## 5.2.32 Remote sensor configuration register (RSCRx) Remote sensor configuration register 1 (RSCR1) Remote sensor configuration register 2 (RSCR2) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|-----------|-----------------------|----|----|----------|---|---|---|---|---|---|---|---|-----------|---| | MOSI | | | - | | X | SLOWTRACK | STARTbitsMEAS_DISABLE | × | × | BLKTxSEL | X | X | × | X | X | X | | | STSx[3:0] | | | MISO | 0 | 0 | 0 | 0 | 0 | SLOWTRACK | STARTbitsMEAS_DISABLE | 0 | 0 | BLKTxSEL | 0 | 0 | 0 | 0 | 0 | 0 | | | STSx[3:0] | | Address: 4A (RSCR1) 4B (RSCR2) Type: RW Buffer: \$4A00 (RSCR1) \$4B00 (RSCR2) **Reset:** \$0094 (RSCR1) \$0094 (RSCR2) POR WSM SSM SLOWTRACK 0 0 Reduce frequency of base current tracking $0 8\mu s/1\mu s$ 1 16µs/2µs STARTbitsMEAS\_ DISABLE 0 0 0 Disable of start bits period measure to decode data bits 0 Period of start bits used to decode following data bits 1 Period of start bits not used to decode following data bits BLKTxSEL 0 0 Current limiting blanking time select for channel x Updated by SSM\_RESET or SPI write 0 Blanking time = 5ms 1 Blanking time = 10ms POR WSM SSM STSx[3:0] 0000 0000 0000 Remote sensor type select Updated by SSM\_RESET or SPI write 0000 Async PSI5, parity, 8-bit, 125k (A8P-228/1L) 0001 Async PSI5, parity, 8-bit, 189k (A8P-228/1H) 0010 Async PSI5, parity, 10-bit, 125k (A10P-228/1L) 0011 Async PSI5, parity, 10-bit, 189k (A10P-228/1H) 0100-1111 Async PSI5, parity, 10-bit, 189k (A10P-228/1H) ## 5.2.33 Remote sensor control register (RSCTRL) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|-------|---|-------|---| | MOSI | | | - | | Х | х | х | Х | Х | х | Х | х | Х | х | х | х | CH1EN | Х | CHOEN | х | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CH1EN | 0 | CHOEN | 0 | Address: 4E Type: R/W Buffer: \$4E00 **Reset:** \$009C POR WSM CHxEN 0 0 Channel x Output enable Updated by SSM RESET or SPI write 0 Off 1 On #### 5.2.34 Remote sensor data/fault registers w/o fault (RSDRx) Remote sensor 0 data and fault flag register (RSDR0) Remote sensor 1 data and fault flag register (RSDR1) Note: The value in Bit15 (FLT) will re-define the use of the other bits, hence the information below is divided into two groups. #### Bit 15 = 0 NO FAULT condition | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|-----|----|----|-------|--------|----|----|------------|----|---|---|---|---|---|------------|---|---|---|---| | MOSI | | | | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | | CRC | | 0 | FLT=0 | On/Off | | , | LCID [3:0] | | | | | | | DATA [9:0] | | | | | Address: 50 (RSDR0) 51 (RSDR1) Type: R **Buffer:** \$5000 (RSDR0) \$5100 (RSDR1) Reset: - POR NSM SSM CRC[2:0] 000 000 000 CRC based on bits [16:0] Updated based on bits [16:0] FLT 1 1 Fault Status - Depending on Fault Status, the DATA bits are defined differently Cleared when all of the following bits are '0': STG, STB, CURRENT\_HI, OPENDET, RSTEMP, NODATA Set when any of the following bits are '1': STG, STB, CURRENT\_HI, OPENDET, RSTEMP, NODATA 0 No fault 1 Fault On/Off 0 0 0 Channel On/Off Status Cleared by SSM\_RESET or when channel is commanded OFF via SPI RSCTRL or when the STG bit is set or the RSTEMP bit is set Set when channel is commanded ON by SPI RSCTRL 0 Off 1 On LCID[0:3] 0000 0000 0000 Logical Channel ID 94/211 DS11626 Rev 6 Updated based on SPI read request 0000 RSU0 0100 RSU1 DATA[9:0] \$000 \$000 \$000 10-bit data from Manchester decoder Cleared by SSM\_RESET or SPI read or when channel is commanded OFF via SPI RSCTRL updated when a valid PSI5 frame is received #### Bit 15 = 1 FAULTED condition | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|-----|----|----|-------|--------|----|----|------------|----|-----|-----|------------|---------|--------|---------|--------|---|---|---| | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | | CRC | | х | FLT=1 | JJO/uO | | 2 | LCID [3:0] | | STG | STB | CURRENT_HI | OPENDET | RSTEMP | INVALID | NODATA | 0 | х | х | Address: 50 (RSDR0) 51 (RSDR1) Type: R **Buffer:** \$5000 (RSDR0) \$5100 (RSDR1) Reset: - POR WSM SSM CRC[2:0] 000 000 000 CRC based on bits [16:0] Updated based on bits [16:0] FLT 1 1 Fault Status - Depending on Fault Status, the DATA bits are defined differently Cleared when all of the following bits are '0': STG, STB, CURRENT\_HI, OPENDET, RSTEMP, NODATA Set when any of the following bits are '1': STG, STB, CURRENT\_HI, OPENDET, RSTEMP, NODATA 0 No fault 1 Fault On/Off 0 0 0 Channel On/Off Status Cleared by SSM\_RESET or when channel is commanded OFF via SPI RSCTRL or when the STG bit is set or the RSTEMP bit is set Set when channel is commanded ON by SPI RSCTRL 0 Off 1 On LCID[0:3] 0000 0000 0000 Logical Channel ID Updated based on SPI read request 0000 RSU0 0100 RSU1 STG 0 0 Short to Ground (in current limit condition) Cleared by SSM\_RESET or when channel is commanded OFF via SPI RSCTRL 0 No fault 1 Fault STB 0 0 0 Short to Battery Cleared by SSM\_RESET or SPI read or when channel is commanded OFF via SPI RSCTRL - not cleared by channel OFF caused by STG or RSTEMP Set when channel voltage exceeds VSUP for a time greater than TSTBTH 0 No fault 1 Fault CURRENT HI 0 0 0 Current High Cleared by SSM\_RESET or SPI read or when channel is commanded OFF via SPI RSCTRL Set when channel current exceeds ILKGG for a time determined by an up/down counter 0 No fault 1 Fault OPENDET 0 0 Open Sensor Detected Cleared by SSM\_RESET or SPI read or when channel is commanded OFF via SPI RSCTRL Set when channel current exceeds ILKGB for a time determined by an up/down counter 0 No fault 1 Fault RSTEMP 0 0 Over temperature detected Cleared by SSM\_RESET or when channel is commanded OFF via SPI RSCTRL Set when over-temp condition is detected 0 No fault 1 Fault 96/211 DS11626 Rev 6 #### INVALID 0 0 0 Invalid Data Cleared by SSM\_RESET or SPI read or when channel is commanded OFF via SPI RSCTRL or if one of the following is set: STG, STB, CURRENT\_HI, OPEN\_DET, RSTEMP Set when two valid start bits are received and a Manchester error (# of bits, bit timing) or parity error is detected - 0 No fault - 1 Fault #### NODATA 1 1 1 No Data in buffer Cleared when a valid PSI frame is received or if one of the following is set: STG, STB, CURRENT\_HI, OPEN\_DET, RSTEMP Set upon SPI read of RSDRx if FIFO empty and none of the following bits are set: STG, STB, CURRENT\_HI, OPEN\_DET, RSTEMP - 0 No fault - 1 Fault DS11626 Rev 6 97/211 #### 5.2.35 Safing algorithm configuration register (SAF\_ALGO\_CONF) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|---------|----|----|--------|------------|----|---|---|---------|---|---|---------|---|---|---------|---| | MOSI | | , | - | | NO_DATA | х | | F<br>G | AKIMIN I I | | | | ARMP_TH | | | SUB_VAL | | | ADD_VAL | | | MISO | 0 | 0 | 0 | 0 | NO_DATA | 0 | | i | | | | | ARMP_TH | | | SUB_VAL | | | ADD_VAL | | Address: 66 Type: R/W Buffer: \$6600 Reset: \$00CC POR WSM SSM NO\_DATA 0 0 Event counter no data select Updated by SSM\_RESET or SPI write while in DIAG state - 0 Event counter reset to 0 if CC=0 when SPI read of SAF\_CC bit is performed (end of sample cycle) - 1 Event counter decremented by SUB\_VAL if CC=0 when SPI read of SAF\_CC bit is performed (end of sample cycle) ARMN\_TH 0011 0011 Negative event counter threshold to assert arming Updated by SSM\_RESET or SPI write while in DIAG state 0000 Negative event counter disabled ARMP\_TH 0011 0011 0011 Positive event counter threshold to assert arming Updated by SSM\_RESET or SPI write while in DIAG state 0000 Positive event counter disabled SUB\_VAL 011 011 Decremental step size of the event counter Updated by SSM\_RESET or SPI write while in DIAG state ADD\_VAL 001 001 lncremental step size of the event counter Updated by SSM\_RESET or SPI write while in DIAG state 98/211 DS11626 Rev 6 # 5.2.36 Arming signals register (ARM\_STATE) | | | | | | | | | | | | | | | | | | | | | - | |------|----|----|----|----|----|----|----|----|----|----|---|---|---------------|-----------|---|---|----------|----------|------|------| | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MOSI | | | - | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ACL_PIN_STATE | ACL_VALID | 0 | 0 | ARMINT_2 | ARMINT_1 | FENL | FENH | Address: 6A Type: R Buffer: \$6A00 Reset: - POR WSM SSM ACL\_VALID 0 0 Valid ACL detection 0 Cleared when ACL\_BAD=2 1 Set when ACL\_GOOD=3 ARMINT\_x 0 0 0 State of armint signals Updated per Safing Engine output logic diagram FENH/FENL - - State of external arming control signals Updated based on pin state #### 5.2.37 ARMx assignment registers (LOOP\_MATRIX\_ARMx) Assignment of ARM1 to specific loops (LOOP\_MATRIX\_ARM1) Assignment of ARM2 to specific loops (LOOP\_MATRIX\_ARM2) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---------|---------|---------|---------| | MOSI | | | - | | x | х | х | х | х | х | Х | х | x | Х | Х | Х | ARMx_L3 | ARMx_L2 | ARMx_L1 | ARMx_L0 | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ARMx_L3 | ARMx_L2 | ARMx_L1 | ARMx_L0 | Address: 6E (LOOP\_MATRIX\_ARM1) 6F (LOOP\_MATRIX\_ARM2) Type: RW **Buffer:** \$6E00 (LOOP\_MATRIX\_ARM1) \$6F00 (LOOP\_MATRIX\_ARM2) Reset: \$00DC (LOOP\_MATRIX\_ARM1) \$00DE (LOOP\_MATRIX\_ARM2) WSM WSS ARMx\_Ly 0 0 0 Configures ARMx for Loop\_y Updated by SSM\_RESET or SPI write while in DIAG state 0 ARMx signal is not associated with Loopy 1 ARMx signal is associated with Loopy #### 5.2.38 ARMx pulse stretch registers (AEPSTS\_ARMx) ARM1 enable pulse stretch timer status (AEPSTS\_ARM1) ARM2 enable pulse stretch timer status (AEPSTS\_ARM2) | _ | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|--------------------------------------|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | | MOSI | | | - | | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Х | | | MISO | 0 0 0 0 0 0 0 0 0 0 Timer Count[9:0] | | | | | | | | | | | | | | | | | | | | Address: 73 (AEPSTS\_ARM1) 74 (AEPSTS\_ARM2) Type: RW **Buffer:** \$7300 (AEPSTS\_ARM1) \$7400 (AEPSTS\_ARM2) **Reset:** - (AEPSTS\_ARM1) - (AEPSTS\_ARM2) POR WSM SSM Timer Count 0000 0000 0000 10-bit ARMing Enable Pulse Stretcher timer value Cleared by SSM\_RESET Loaded with initial value based on ARMx bit and DWELL[1:0] of SAF\_CONTROL\_y while safing is met for record y provided current value is < DWELL[1:0] value Decremented every 2ms while > 0 Contains remaining pulse stretcher timer value # 5.2.39 Safing records enable register (SAF\_ENABLE) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---------|---------|---------|---------| | MOSI | | | - | | Х | х | х | х | х | х | х | х | х | х | х | Х | EN_SAF4 | EN_SAF3 | EN_SAF2 | EN_SAF1 | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | EN_SAF4 | EN_SAF3 | EN_SAF2 | EN_SAF1 | Address: 7F Type: RW \$7F00 Reset: \$00FE YSM SSM EN\_SAFx 0 0 0 Safing Record enable Updated by SSM\_RESET or SPI write 0 Disable 1 Enable #### 5.2.40 Safing records request mask registers (SAF\_REQ\_MASK\_x) Safing record request mask for record 1 (SAF\_REQ\_MASK\_1) Safing record request mask for record 2 (SAF\_REQ\_MASK\_2) Safing record request mask for record 3 (SAF\_REQ\_MASK\_3) Safing record request mask for record 4 (SAF\_REQ\_MASK\_4) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|-------|-------|--------|-------|---|---|---|---|---|---| | MOSI | | | - | | | | | | | | SAF_I | REQ_I | MASKx[ | 15:0] | | | | | | | | MISO | 0 | 0 | 0 | 0 | | | | | | | SAF_I | REQ_I | MASKx[ | 15:0] | | | | | | | Address: 80 (SAF\_REQ\_MASK\_1) 81 (SAF\_REQ\_MASK\_2) 82 (SAF\_REQ\_MASK\_3) 83 (SAF\_REQ\_MASK\_4) Type: RW **Buffer:** \$8000 (SAF\_REQ\_MASK\_1) \$8100 (SAF\_REQ\_MASK\_2) \$8200 (SAF\_REQ\_MASK\_3) \$8300 (SAF\_REQ\_MASK\_4) Reset: \$8000 (SAF\_REQ\_MASK\_1) \$8002 (SAF\_REQ\_MASK\_2) \$8004 (SAF\_REQ\_MASK\_3) \$8006 (SAF\_REQ\_MASK\_4) POR WSM SSM SAF\_REQ\_MASKx 0000 0000 0000 Safing Request Mask for safing record x - 16-bit request mask that is bit-wise [15:0] ANDed with MOSI data from SPI monitor #### 5.2.41 Safing records request target registers (SAF\_REQ\_TARGET\_x) Safing record request mask for record 1 (SAF\_REQ\_TARGET\_1) Safing record request mask for record 2 (SAF\_REQ\_TARGET\_2) Safing record request mask for record 3 (SAF\_REQ\_TARGET\_3) Safing record request mask for record 4 (SAF\_REQ\_TARGET\_4) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|-------|-------|-------|---------|---|---|---|---|---|---| | MOSI | | | - | | | | | | | 5 | SAF_R | EQ_T/ | ARGET | x[15:0] | | | | | | | | MISO | 0 | 0 | 0 | 0 | | | | | • | 5 | SAF_R | EQ_T/ | ARGET | x[15:0] | | | | | | | Address: 93 (SAF\_REQ\_TARGET\_1) 94 (SAF\_REQ\_TARGET\_2) 95 (SAF\_REQ\_TARGET\_3) 96 (SAF\_REQ\_TARGET\_4) Type: RW **Buffer**: \$9300 (SAF\_REQ\_TARGET\_1) \$9400 (SAF\_REQ\_TARGET\_2) \$9500 (SAF\_REQ\_TARGET\_3) \$9600(SAF\_REQ\_TARGET\_4) Reset: \$8026 (SAF\_REQ\_TARGET\_1) \$8028 (SAF\_REQ\_TARGET\_2) \$802A (SAF\_REQ\_TARGET\_3) \$802C (SAF\_REQ\_TARGET\_4) POR WSM SSM SAF\_REQ\_TARGETX 0000 0000 0000 Safing Request target for safing record x - 16-bit request target that is [15:0] compared to the bit-wise AND result of the SAF\_REQ\_MASKx and MOSI data from SPI monitor ## 5.2.42 Safing records response mask registers (SAF\_RESP\_MASK\_x) Safing record response mask for record 1 (SAF\_RESP\_MASK\_1) Safing record response mask for record 2 (SAF\_RESP\_MASK\_2) Safing record response mask for record 3 (SAF\_RESP\_MASK\_3) Safing record response mask for record 4 (SAF\_RESP\_MASK\_4) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|-------|-------|-------|--------|---|---|---|---|---|---| | MOSI | | | - | | | | | | | ; | SAF_R | RESP_ | MASKx | [15:0] | | | | | | | | MISO | 0 | 0 | 0 | 0 | | | | | | ; | SAF_R | RESP_ | MASKx | [15:0] | | | | | | | Address: A6 (SAF\_RESP\_MASK\_1) A7 (SAF\_RESP\_MASK\_2) A8 (SAF\_RESP\_MASK\_3) A9 (SAF\_RESP\_MASK\_4) Type: RW **Buffer**: \$A600 (SAF\_RESP\_MASK\_1) \$A700 (SAF\_RESP\_MASK\_2) \$A800 (SAF\_RESP\_MASK\_3) \$A900 (SAF\_RESP\_MASK\_4) Reset: \$804C (SAF\_RESP\_MASK\_1) \$804E (SAF\_RESP\_MASK\_2) \$8050 (SAF\_RESP\_MASK\_3) \$8052 (SAF\_RESP\_MASK\_4) POR WSM SSM SAF\_RESP\_MASKx 0000 0000 0000 Safing Response Mask for safing record x - 16-bit response mask that is bit-[15:0] wise ANDed with MISO data from SPI monitor 5.2.43 Safing records response target registers (SAF\_RESP\_TARGET\_x) Safing record response target for record 1 (SAF\_RESP\_TARGET\_1) Safing record response mask for record 2 (SAF\_RESP\_TARGET\_2) Safing record response mask for record 3 (SAF\_RESP\_TARGET\_3) Safing record response mask for record 4 (SAF\_RESP\_TARGET\_4) | _ | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|----|----|----|----|----|----|----|----|----|----|-------|------|-------|---------|---|---|---|---|---|---| | | MOSI | | | - | | | | | | | S | AF_RE | SP_T | ARGET | x[15:0] | | | | | | | | | MISO | 0 | 0 | 0 | 0 | | | | | | S | AF_RE | SP_T | ARGET | x[15:0] | l | | | | | | Address: B9 (SAF\_RESP\_TARGET\_1) BA (SAF\_RESP\_TARGET\_2) BB (SAF\_RESP\_TARGET\_3) BC (SAF\_RESP\_TARGET\_4) Type: RW **Buffer:** \$B900 (SAF\_RESP\_TARGET\_1) \$BA00 (SAF\_RESP\_TARGET\_2) \$BB00 (SAF\_RESP\_TARGET\_3) \$BC00 (SAF\_RESP\_TARGET\_4) **Reset**: \$8072 (SAF\_RESP\_TARGET\_1) \$8074 (SAF\_RESP\_TARGET\_2) \$8076 (SAF\_RESP\_TARGET\_3) \$8078 (SAF\_RESP\_TARGET\_4) POR WSM SSM SAF\_RESP\_TARGETX 0000 0000 0000 Safing Response target for safing record x - 16-bit response target that is [15:0] compared to the bit-wise AND result of the SAF\_RESP\_MASKx and MISO data from SPI monitor #### 5.2.44 Safing records data mask registers (SAF\_DATA\_MASK\_x) Safing record data mask for record 1 (SAF\_DATA\_MASK\_1) Safing record data mask for record 2 (SAF\_DATA\_MASK\_2) Safing record data mask for record 3 (SAF\_DATA\_MASK\_3) Safing record data mask for record 4 (SAF\_DATA\_MASK\_4) | | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|----|----|----|----|----|----|----|----|----|----|-------|--------|-------|--------|---|---|---|---|---|---| | | MOSI | | | - | | | | | | | | SAF_D | DATA_I | MASKx | [15:0] | | | | | | | | Ī | MISO | 0 | 0 | 0 | 0 | | | | | | | SAF_C | DATA_I | MASKx | [15:0] | | | | | | | Address: CC (SAF\_DATA\_MASK\_1) CD (SAF\_DATA\_MASK\_2) CE (SAF\_DATA\_MASK\_3) CF (SAF\_DATA\_MASK\_4) Type: RW **Buffer:** \$CC00 (SAF\_DATA\_MASK\_1) \$CD00 (SAF\_DATA\_MASK\_2) \$CE00 (SAF\_DATA\_MASK\_3) \$CF00 (SAF\_DATA\_MASK\_4) Reset: \$8098 (SAF\_DATA\_MASK\_1) \$809A (SAF\_DATA\_MASK\_2) \$809C (SAF\_DATA\_MASK\_3) \$809E (SAF\_DATA\_MASK\_4) POR VSM SSM SAF\_DATA\_MASKx[ 0000 0000 0000 Safing Data Mask for safing record x - 16-bit data mask that is bit-wise 15:0] ANDed with MISO data from SPI monitor ## 5.2.45 Safing records threshold registers (SAF\_THRESHOLD\_x) Safing record threshold for record 1 (SAF\_THRESHOLD\_1) Safing record threshold for record 2 (SAF\_THRESHOLD\_2) Safing record threshold for record 3 (SAF\_THRESHOLD\_3) Safing record threshold for record 4 (SAF\_THRESHOLD\_4) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|-------|------|-------|--------|---|---|---|---|---|---| | MOSI | | | - | | | | | | | ; | SAF_T | HRES | HOLDx | [15:0] | | | | | | | | MISO | 0 | 0 | 0 | 0 | | | | | | ; | SAF_T | HRES | HOLDx | [15:0] | | | | | | | Address: DF (SAF\_THRESHOLD\_1) E0 (SAF\_THRESHOLD\_2) E1 (SAF\_THRESHOLD\_3) E2 (SAF\_THRESHOLD\_4) Type: RW **Buffer**: \$DF00 (SAF\_THRESHOLD\_1) \$E000 (SAF\_THRESHOLD\_2) \$E100 (SAF\_THRESHOLD\_3) \$E200 (SAF\_THRESHOLD\_4) **Reset:** \$80BE (SAF\_THRESHOLD\_1) \$80C0 (SAF\_THRESHOLD\_2) \$80C2 (SAF\_THRESHOLD\_3) \$80C4 (SAF\_THRESHOLD\_4) POR WSM SSM SAF\_THRESHOLDx \$FFFF\$FFFF \$FFFF Safing threshold for safing record x - 16-bit threshold used for safing data [15:0] comparison L9678P, L9678P-S SPI interface ### 5.2.46 Safing control registers (SAF\_CONTROL\_x) Safing control register for record 1 (SAF\_CONTROL\_1) Safing control register for record 2 (SAF\_CONTROL\_2) Safing control register for record 3 (SAF\_CONTROL\_3) Safing control register for record 4 (SAF\_CONTROL\_4) | | | | | | | | | | | | _ | | | | | | | _ | | | |------|----|----|----|-----------|-----------|---------------------------------------|------------|----------|---------|-------|----------|-------------|---|-------|-------|-------|----------|----------|-----|-----| | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MOSI | - | | | ARMSELX . | | IFLDSEL | LIM SELx | LIM Enx | COMBx | | <u> </u> | х | х | ARM2x | ARM1× | | CSx[2:0] | | ΙΕχ | | | MISO | 0 | 0 | 0 | 0 | > III OWO | Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y | SPIFLDSELx | LIM SELx | LIM Enx | COMBx | 10.17.1 | DWELLX[1:0] | 0 | 0 | ARM2x | ARM1x | | CSx[2:0] | | IFx | Address: \$EF (SAF\_CONTROL\_1) \$F0 (SAF\_CONTROL\_2) \$F1 (SAF\_CONTROL\_3) \$F2 (SAF\_CONTROL\_4) Type: RW **Buffer:** \$EF00 (SAF\_CONTROL\_1) \$F000 (SAF\_CONTROL\_2) \$F100 (SAF\_CONTROL\_3) \$F200 (SAF\_CONTROL\_4) Reset: \$80DE (SAF\_CONTROL\_1) \$80E0 (SAF\_CONTROL\_2) \$80E2 (SAF\_CONTROL\_3) \$80E4 (SAF\_CONTROL\_4) POR WSM SSM ARMSELx 00 00 00 ARMINT select for safing record x - correlates ARMINT 1 and ARMINT2 (as determined by ARM1x and ARM2x bits) to ARMP and ARMN Updated by SSM\_RESET or SPI write while in DIAG state 00 ARMP OR ARMN 01 ARMP 10 ARMN 11 ARMP OR ARMN SPIFLDSELx 0 0 SPI field select for safing record x - determines which 16-bit field in long SPI messages (>31 bit) to use for response on MISO of SPI monitor. In case of messages less than 32 bits this bit is don't care. SPI interface L9678P, L9678P-S Updated by SSM\_RESET or SPI write while in DIAG state - 0 First 16 bits of SPI MISO frame used for Response Mask and Data Mask bit-wise AND - 1 Last 16 bits of SPI MISO frame used for Response Mask and Data Mask bit-wise AND LIM SELx 0 0 Data range limit select for safing record x - When enabled, determines the range limit used for incoming sensor data Updated by SSM\_RESET or SPI write while in DIAG state - 0 8-bit data range limit incoming |data| >120d is not recognized as valid data - 1 10-bit data range limit incoming |data| > 480d is not recognized as valid data - LIM Enx 0 0 Data range limit enable for safing record x Updated by SSM\_RESET or SPI write while in DIAG state - 0 Data range limit disabled - 1 Data range limit enabled - COMBx 0 0 Combine function enable for safing record x Updated by SSM RESET or SPI write while in DIAG state - 0 Combine function disabled - 1 Combine function enabled For record pairs = x,x+1, the comparison for record x uses |data(x) + data(x+1)| and the comparison for record x+1 uses |data(x) - data(x+1)| Record pairs are 1,2 and 6,7 DWELLx[1:0] 00 00 Safing dwell extension time select for safing record x Updated by SSM\_RESET or SPI write while in DIAG state - 00 2048 ms - 01 256 ms - 10 32 ms - 11 0 ms - ARM2x 0 0 0 ARM2INT select for safing record x correlates safing result to ARM2INT Updated by SSM\_RESET or SPI write while in DIAG state - 0 Safing record x not assigned to ARM2INT - 1 Safing record x assigned to ARM2INT - ARM1x 0 0 ARM1INT select for safing record x correlates safing result to ARM1INT Updated by SSM\_RESET or SPI write while in DIAG state L9678P, L9678P-S SPI interface - 0 Safing record x not assigned to ARM1INT - 1 Safing record x assigned to ARM1INT CSx[2:0] 000 000 SPI Monitor CS select for safing record x Updated by SSM\_RESET or SPI write while in DIAG state - 000 None selected for record x - 001 SAF\_CS0 selected for record x - 010 SAF\_CS1 selected for record x - 011 None selected for record x - 100 None selected for record x - 101 SPI\_CS selected for record x - 110 None selected for record x - 111 None selected for record x - IFx 0 0 0 SPI format select for safing record x selects response protocol for SPI monitor Updated by SSM\_RESET or SPI write while in DIAG state - 0 Out of frame response for record x - 1 In Frame response for record x DS11626 Rev 6 111/211 SPI interface L9678P, L9678P-S # 5.2.47 Safing record compare complete register (SAF\_CC) | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|------|------|------|------| | MOSI | | • | - | • | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | MISO | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CC_4 | CC_3 | CC_2 | CC_1 | Address: FF Type: R Buffer: \$FF00 Reset: - POR WSM SSM CC\_xx 0 0 0 Indicates compare complete status of each of the 4 safing records, and defines the end of the sample cycle for safing Cleared by SSM\_RESET or SPI read, set by safing engine when request, response mask and target registers match the incoming SPI frame - 0 Compare not completed for record x - 1 Compare completed for record x L9678P, L9678P-S Deployment drivers # 6 Deployment drivers The squib/pyroswitch deployment block consists of 4 independent high side drivers and 4 independent low side drivers. Squib/pyroswitch deployment logic requires a deploy command received through SPI communications and either an arming condition processed by safing logic or a proper FENH and FENL input pin assessment, depending on whether the internal safing engine is used or not. FENH signal is used to enable high side squib/pyroswitch drivers and is active high, while FENL enables low side drivers and is active low. Both conditions must exist in order for the deployment to occur. Once a deployment is initiated, it can only be terminated by a RESET event. L9678P allows all 4 squib/pyroswitch loops to be deployed at the very same time or in other possible timing sequence. Deployment drivers are capable of granting a successful deployment also in case of short to ground on low-side circuit (SRx pins). Firing voltage capability across high side circuit is maximum 25 V. High side and low side drivers account for a maximum series total resistance of 2 $\Omega$ . Each loop is granted for a minimum number of deployments of 50, under all normal operating conditions and with a deployment repetition time higher than 10s. # 6.1 Control logic A block diagram representing the deployment driver logic is shown below. Deployment driver logic features include: - Deploy command logic - Deployment current selection - Deployment current monitoring and deploy success feedback - Diagnostic control and feedback Figure 20. Deployment driver control blocks Deployment drivers L9678P, L9678P-S Figure 21. Deployment driver control logic - Enable signal Figure 22. Deployment driver control logic - Turn-on signals The high level block diagram for the deployment drivers is shown below: L9678P, L9678P-S Deployment drivers Figure 23. Deployment driver block ### 6.1.1 Deployment current selection Deployment current is programmed for all channels using the Deploy Configuration Register (DCRx) shown in the Deployment Configuration register (DCRx). If 1.75 A deployment current is selected, the 2 ms deployment time cannot be chosen. If a SPI command with 2 ms and 1.75 A selection is received, L9678P will discard it and switch to a 500 $\mu$ s and 1.2 A selection instead. This misuse is flagged with the CHxDD bit in the Deploy Status Register (DSR). ## 6.1.2 Deploy command expiration timer Deploy commands are received for all channels using SPI communications. Once a deploy command is received, it will remain valid for a specified time period selected in the Deploy Configuration Register (DCRx). The deploy status and deploy expiration timer can be read through the Deploy Status Register (DSRx). The deploy expiration timer is 6 bits and the maximum time is 500 ms nominal. Deployment drivers L9678P, L9678P-S ### 6.1.3 Deployment control flow Deployment control logic requires the following conditions to be true to successfully operate a deployment: - POR = 1 - SSM to be either in Safing State or Arming State - a valid arming condition processed by safing logic or FENH and FENL signals to be set (depending on selection of internal or external safing engine) - channel-specific deploy command request bits to be set via SPI in the Deploy command Register (DEPCOM) - a global deployment state has to be active, as described in the following figure. Figure 24. Global SPI deployment enable state diagram In case a multiple deployment request would be needed, i.e. deploying the same channel in sequence, a toggle on DEP\_DISABLED has to be performed and a new DEPCOM command on the same channel has to be sent. The SPI DEPCOM command is ignored if the device is in the DEP\_DISABLED state and the deploy command is not set. While in DEP\_ENABLED state, the following functionalities that could be active are forced to their reset state: - All squib/pyroswitch and DC sensor diagnostic current or voltage sources - All squib/pyroswitch, DC sensor and ADC diagnostic mux settings, state machine, etc. The SPI\_LOCK and SPI\_UNLOCK signals are available in the SPIDEPEN command: High-side and Low-side enablers by internal/external safing are global and apply to all channels. The Deploy commands in the Deploy Command Register (DEPCOM) are channel specific. Deployment requires a valid arming command from safing logic or the FENH and FENL signals to be set any time before, during or after the specific sequence of deploy commands is received. It is feasible for a deploy command to be received without a valid arming command from safing logic or the FENH and FENL being set. In this case, the deploy command will be terminated according to the Deploy Command Expiration Timer described in *Section 6.1.2*. Likewise, a valid arming command or the FENH and FENL signals can be set without receiving a Deploy Command. In this case, the enabling signals will remain active according to the Arming Enable Pulse Stretch Timer or the FENx enabling state. The Arming Enable Pulse Stretch Timers is available in the AEPSTS register. L9678P, L9678P-S Deployment drivers ### 6.1.4 Deployment success Deploy success flag is set when the deploy timer elapses. This bit (CHxDS) is contained in the Deploy Status Register. Within the Global Status Word register (GSW), a single bit (DEPOK) is also set once any of the four deployment channels sets a deploy success flag. # 6.2 Energy reserve - deployment voltage One deployment voltage source pin is used for channels 0 and 1 (SS01) and one for channels 2 and 3 (SS23). These pins are directly connected to the high side drivers for each channel. # 6.3 Deployment ground return There are dedicated power ground connections for deployment current, SGx pins. One ground connection is sufficient for two deployments occurring simultaneously. # 6.4 Deployment driver protections ## 6.4.1 Delayed low-side deactivation To control voltage spikes at the squib/pyroswitch pins during drivers deactivation at the end of a deployment, the low side driver is switched off after t<sub>DEL\_SD\_LS</sub> delay time with respect to the high side deactivation. ### 6.4.2 Low-side voltage clamp The low side driver is protected against overvoltage at the SRx pins by means of a clamping structure as shown in *Figure 23*. When the Low side driver is turned off, voltage transients at the SRx pin may be caused by squib/pyroswitch inductance. In this case a low side FET drain to gate clamp will reactivate the low side FET allowing for residual inductance current recirculation, thus preventing potential low side FET damage by overvoltage. ## 6.4.3 Short to battery The low side driver is equipped with current limitation and overcurrent protection circuitry. In case of short to battery at the squib/pyroswitch pins, the short circuit current is limited by the Low side driver to $I_{LIM\_SR}$ . If this condition lasts for longer than $T_{FLT\_ILIM\_LS}$ deglitch filter time then the low and high-side drivers will be switched off and latched in this state until a new deployment is commanded after SPI\_DEPEN is re-triggered. #### 6.4.4 Short to ground The squib/pyroswitch driver is designed to stand a short to ground at the squib/pyroswitch pins during deployment. In particular, the current flowing through the short circuit is limited by the high side driver (deployment current) and the high-side FET is sized to handle the related energy. In case the short to ground during deployment occurs after an open circuit, a protection against damage is also available. The high side current regulator would have normally **T** DS11626 Rev 6 117/211 Deployment drivers L9678P, L9678P-S reacted to the open circuit by increasing the Vgs of the high side FET. Thanks to a dedicated fast comparator detecting the open condition, the driver is able to discharge the FET gate quickly in order to reduce current overshoot and prevent potential driver damage when the short to ground occurs. ### 6.4.5 Intermittent open squib/pyroswitch A dedicated protection is also available in case of intermittent open load during deployment. In this case, if load is restored after an open circuit, due to slow reaction of the high-side current regulation loop, the current through the squib/pyroswitch is limited only to I<sub>LIMSRx</sub> by the low side driver. If this condition lasts for longer than t<sub>LIMOS</sub> then the high side is turned off for t<sub>HSOFFOS</sub> and then reactivated. By this feature, intermittent open squib/pyroswitch and short to battery faults may be distinguished and handled properly by the drivers. # 6.5 Diagnostics The L9678P provides the following diagnostic feedback for all deployment channels: - High voltage leakage test for oxide isolation check on SFx and SRx - Leakage to battery and ground on both SFx and SRx pins with or without a squib/pyroswitch - Loop to loop short diagnostics - Squib/pyroswitch resistance measurement with leakage cancellation - High squib/pyroswitch resistance with range from 500 $\Omega$ to 2000 $\Omega$ - SSxy, SFx and VER voltage status - · High and low side FET diagnostics - High side driver diagnostics - Loss of ground return diagnostics - High side safing FET diagnostics - Deployment Timer diagnostic The above diagnostic results are processed through a 10-bit Analog to digital algorithmic converter. These tests can be addressed in two different ways, with a high level approach or a low-level one. The main difference between the two approaches is that with the low level approach the user is allowed to precisely control the diagnostic circuitry, also deciding the proper timings involved in the different tests. On the other hand, the high level approach is an automatic way of getting diagnostic results for which an internal state machine is taking care of instructions and timings. The following is the block diagram of the squib/pyroswitch diagnostics. L9678P, L9678P-S Deployment drivers Figure 25. Deployment loop diagnostics The leakage diagnostic includes short to battery, short to ground and shorts between loops. The test is applied to each SFx and SRx pin so shorts can be detected regardless of the resistance between the squib/pyroswitch pins. ## 6.5.1 Low level diagnostic approach In this approach, each of the test steps described in the sections below requires user intervention by issuing the proper SPI command. ### High voltage leakage test for oxide isolation check This test is mandatory to address possible leakages that could not be experienced at low voltages on SFx or SRx pins. The $I_{source}$ current generator (ISRC) is enabled on the chosen SFx pin. To confirm that the SFx pin has then reached a suitable voltage level, a dedicated ADC measurement on the SFx pin can be requested. Once this test is performed, a leakage test on SFx and SRx pins can be issued to double check possible leakages. #### Leakage to battery/ground diagnostics Prior to the real test, the Voltage Regulator Current Monitor block (VRCM) has to be tested and validated. The validation of VRCM goes into verifying both the short to battery and short to ground flags. The $I_{source}$ current generator (ISRC) is first connected to SFx pin to raise its voltage to VRESDIAG. Then, the Voltage Regulator Current Monitor block (VRCM) is enabled and connected to the selected SFx pin. The $I_{sink}$ current limited switch (ISNK) is turned off, as 47/ Deployment drivers L9678P, L9678P-S well as the pull-down current generator. If the VRCM block works properly, the short to battery flag would be asserted. Then, the $I_{sink}$ current limited switch (ISNK) is connected to SRx pin, the Voltage Regulator Current Monitor block (VRCM) is enabled and connected to the selected SRx pin. The $I_{source}$ current generator (ISRC) is turned off, as well as the pull-down current generator. If the VRCM block works properly, the short to ground flag would be asserted. Figure 26. SRx pull-down enable logic Once the VRCM block is validated, the real leakage tests can be performed. ISRC and ISNK currents have to be kept switched off. The VRCM shall be connected to the desired pin (either SFx or SRx pins); by doing this, also the pull-down current on the selected SRx pin is automatically deactivated. During the test, if no leakage is present the voltage on the selected SFx or SRx pin will be forced by the VRCM to the VREF level and no current is detected or sourced by the VRCM. If there is leakage to ground or battery, the VRCM will sink or source current trying to maintain VREF. Two current comparators, ISTB and ISTG, will detect the abnormal current flow and the relative flags will be given in the LPDIAGSTAT (these flags are not latched and report the real time status of the relevant comparators in case of low-level leakage diagnostic test). In LPDIAGSTAT register are also reported the channel and the pin (SFx or SRx) under test, respectively with LEAK\_CHSEL and SQP bit fields. The pull-down currents on the other SRx pins are still active. Therefore, the leakage test that would show a leakage to ground may be depending on a real leakage on the pin under test or on a short between loops. #### Short between loops diagnostics In case the previous test has reported a leakage to ground fault, the short between loops diagnostics shall be run. The same procedure is followed as described for normal leakage tests except the fact that in this case all the pull-down current generators have to be deactivated (not only the one for the pin under test), by means of the PD\_CURR bit in the Diagnostic Request Register (LPDIAGREQ). If a leakage or ground fault is not present, then the channel under test has a short to another squib/pyroswitch loop. L9678P, L9678P-S Deployment drivers | Fault condition on squib/pyroswitch channel | Channel leakage diagnostics with PD_CURR on (for other channels than the one under test) | Channel leakage diagnostics<br>with PD_CURR off<br>(for all channels) | | | | | |---------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|--| | No shorts | No fault | No fault | | | | | | Short to battery | STB fault | STB fault | | | | | | Short to ground | STG fault | STG fault | | | | | | Short between loops | STG fault | No fault | | | | | Table 7. Short between loops diagnostics decoding The condition of two open channels, i.e. without squib/pyroswitch resistance connecting SFx to SRx, that have a short between loops on SFx cannot be detected. If only one of the two shorted SFx pins is open, the fault is indicated on the open channel. #### Squib/pyroswitch resistance measurement During a resistance measurement, a two-step process is performed. At the first step, both ISRC current generator and ISNK current limited switch are enabled and connected to the selected SFx and SRx channel, through ISRC, ISNK and RES\_MEAS\_CHSEL bit fields in the Loop Diagnostic Request Register (LPDIAGREQ). A differential voltage is created between the SFx and SRx pin based in the ISRC current and squib/pyroswitch resistance between the pins. The SPI interface will provide the first resistance measurement voltage (Vout1) based on the amplifying factor of the differential amplifier and a 10-bit internal ADC conversion. The second measurement step (bypass measurement) is performed redirecting ISRC to the selected SRx pin, while keeping ISNK on; this way, the differential amplifier and following ADC will output the offset measurement through SPI (Vout2). Microcontroller is then allowed to calculate the mathematical difference between first and second measurements to obtain the real squib/pyroswitch resistance value. The current sources ISRC and ISNK used for Squib/pyroswitch Resistance measurements are completely controlled by the user via SPI. Optionally, an automatic control by the IC for current sources switch-off after ADC reading can be activated by enabling the EN AUTO SWITCH OFF bit in the SYS\_CFG register. $$\begin{split} &V_{out1} = G \times \left[I_{source} \times \left(\frac{R_{leak} \times R_{sq}}{R_{leak} + R_{sq}}\right) + \frac{R_{sq}}{R_{leak} + R_{sq}}(V_{gnd} - V_{refSQL})\right] + G \times V_{offset} \\ &V_{out2} = \frac{G \times R_{sq}}{R_{leak} + R_{sq}} \times (V_{gnd} - V_{refSQL}) + G \times V_{offset} \\ &R_{sq} = \frac{\Delta V_{out}}{G \times I_{src}} \text{ (assuming } R_{leak} >> R_{sq}) \end{split}$$ where: G = differential amplifier gain. The simplification in the calculation method reported above can result in a certain number of errors that is already incorporated in the overall tolerance of the squib/pyroswitch resistance measurement reported in the electrical parameters table. DS11626 Rev 6 121/211 Deployment drivers L9678P, L9678P-S Values of each measurement step can be required addressing the proper ADCREQx code in the Diagnostic Control command (DIAGCTRL) on *Table 10: Diagnostics control register (DIAGCTRLx) on page 162*. This calculation is tolerant to leakages and, thanks to a dedicated EMI low-pass filter, also to high frequency noises on squib/pyroswitch lines. Moreover, L9678P features a slew rate control on the ISRC current generator to mitigate emissions. #### High squib/pyroswitch resistance diagnostics With this test, the device is able to understand if the squib/pyroswitch resistance value is below 200 $\Omega$ , between 500 $\Omega$ and 2000 $\Omega$ or beyond 5000 $\Omega$ . During a high squib/pyroswitch resistance diagnostics, VRCM and ISNK are enabled and connected respectively to SFx and SRx on the selected channel. VREF voltage level outputs on SFx. Current flowing on SFx is measured and compared to I<sub>SRlow</sub> and I<sub>SRhigh</sub> thresholds to identify if the resistance is above or below R<sub>SRlow</sub> or R<sub>SRhigh</sub> levels. The results are reported in the LPDIAGSTAT register. The relative flags (HSR\_HI and HSR\_LO) are not latched and reflect the current status of the comparators. #### High and low side FET diagnostics This couple of tests can only be run during the diagnostic mode of the power-up sequence (*Figure 9*). Tests are performed individually for HS driver or LS driver, with two dedicated commands. Prior to either the HS or LS FET diagnostics being run, the VRCM has to be first enabled. Within the command to enable the VRCM, also the channel onto which the FET test will be run has to be selected with the LEAK\_CHSEL bit field. Running the leakage diagnostics with the appropriate delay time prior to either the HS or LS FET diagnostics will precondition the squib/pyroswitch pin to the appropriate voltage level. When the FET diagnostic command is issued with the Diagnostic Register SPI command (SYSDIAGREQ), the VRCM flags will be cleared. The device monitors the current through the VRCM. If the FET is working properly, this current will exceed $I_{STB}$ (HS test) or $I_{STG}$ (LS test) and the driver under test is turned off immediately. If the current does not exceed $I_{STB}$ or $I_{STG}$ then the test will be terminated and the output is anyway turned off within $T_{FETTIMEOUT}$ . During $T_{FETTIMEOUT}$ period, the bit stating that the FET is enabled will be set (FETON=1) and will be cleared as soon as the FET is switched back off. For all conditions the current on SFx/SRx will not exceed $I_{LIM\_VRCM\_X}$ , the VRCM block current limitation value. There may be higher currents on the squib/pyroswitch lines due to the presence of filter capacitors. During these FET tests, energy available to the squib/pyroswitch is limited to less than $E_{FETtest}$ . For high side FET diagnostics, if no faults were indicated in the preceding leakage diagnostics then a normal result would be [STB=1, STG=0]. If the returned result for the high side FET test is not as the previous one then either the FET is not functional, a short to ground occurred during the test, or there is a missing SSxy connection for that channel. For low side FET diagnostics if no faults were indicated in the preceding leakage diagnostics then a normal result would be [STB=0, STG=1]. If the returned result for the low side FET test is not as the previous one then either the FET is not functional or a short to battery occurred during the test. In case of SGx loss the low-side FET diagnostic would not indicate a FETfault. L9678P, L9678P-S Deployment drivers The VRCM flags will be given in the LPDIAGSTAT register. The status of the VRCM flags after FET test is latched and can be cleared upon either LPDIAGREQ or SYSDIAGREQ SPI commands. #### Loss of ground return diagnostics This diagnostics is available during a squib/pyroswitch measurement or a high side driver diagnostics. This test is based on the voltage drop across the ground return, if the voltage drop exceeds $V_{SGopen}$ , ground connection is considered as lost. Should the ground connection on the squib/pyroswitch driver circuit be missing, the bit related to the channel under test by the two above diagnostics will be activated in the LP\_GNDLOSS register. The flag is latched after a proper filter time $t_{SGopen}$ and cleared upon read. #### High side safing FET diagnostics This test has to be issued during the Diag state of the power-up sequence (*Figure 9*). Safing FET has to be switched on with the proper code in DSTEST bit field of the SYSDIAGREQ. Therefore, when the command is received, the device activates VSF regulator to supply the external safing FET controller. The user can measure the voltage levels of both the VSF regulator and the SSxy nodes. If the safing FET is properly switched on, the voltage on SSxy is regulated. The measurement request is done via Diagnostic Control command (DIAGCTRLx), while results are reported through ADCRESx bit fields, as shown in *Table 10*. ### Deployment timer diagnostic This test allows verifying the correct functionality and duration of the timers used to control the deployment times. This test can be executed only when the IC is in the Diag state by setting the appropriate code in the DSTEST field of the SYSDIAGREQ register. When the test is launched, the IC sequentially triggers the activation of the deployment timers of the various channels (each of them separated by 8ms idle time) and outputs the relevant waveform to the ARM output discrete pin. See the sequence detail in *Figure 27*. The MCU can therefore test the deployment times by measuring the duration of the high pulses sent by the IC on the ARM pin. The deployment time configuration used during this test is the latest one programmed in the DCRx registers. In case the test is run on a channel with no DCRx deployment time previously configured, a default 8us high pulse is output on ARM for the relevant channel. DS11626 Rev 6 123/211 Deployment drivers L9678P, L9678P-S Figure 27. Deployment timer diagnostic sequence ### Loop diagnostics control and results registers Diagnostic tests and channels for each test are controlled through the Loop Diagnostic Request Register (LPDIAGREQ), diagnostic results are stored in the Loop Diagnostic Status Register (LPDIAGSTAT). ## 6.5.2 High level diagnostic approach In this approach, the test steps described in the sections below are coded into a dedicated state machine that helps reducing the user intervention to a minimum. The high-level diagnostic commands are contained in the LPDIAGREQ, LOOP\_DIAG\_SEL, and LOOP\_DIAG\_CHSEL registers. These settings are described in the SPI Table for these commands in *Read/write register*. The high-level diagnostic response is available in the LPDIAGSTAT register. These are described in the SPI Table for this command in *Read/write register*. The concept is depicted in the following figures. L9678P, L9678P-S Deployment drivers Figure 28. High level loop diagnostic flow1 125/211 Deployment drivers L9678P, L9678P-S Figure 29. High level loop diagnostic flow2 # 7 Remote sensor interface The L9678P-S contains 2 remote sensor interfaces, capable of supporting PSI-5 protocol (standard voltage range). A block diagram of the interface is shown below. The circuitry consists of a power interface that demodulates current flowing in the external sensor and transmits these current states to the decoder, which produces a digital value for each satellite channel. Data are then output through the Remote Sensor Data Registers (RSDRx). The power interface also contains error detection circuitry. When a fault is detected, the error code is stored in a global SPI data buffer in the Remote Sensor Data Registers (RSDRx). Remote Sensor Configuration Reg(RSCR) Remote Sensor Data RegX (RSDRx) Manchester Decoder & Fault Detection Remote Sensor Fault Status Reg.(RSFSR) Fault Status Reg.(FLTSR) GAPGPS01130 Figure 30. Remote sensor interface logic blocks The Remote Sensor Configuration Registers (RSCRx) allow for configuration of the particular PSI5 protocol adopted by the sensor and the transceiver current limit blanking time. The Remote Sensor Control Register (RSCTRL) allows for interface channels to be switched on and off via SPI. RSU interface has 2 registers per channel, which can report either data or fault information, that can be readout by sending 2 consecutive Read commands of the Remote Sensor Data Register (RSDRx). It is a FIFO, so the first SPI reading contains the oldest received data and the next SPI reading contains the most recent one. SPI accesses both from the same address, i.e. the MCU should do 2 reads of the same RID to get both data samples. The couple of registers will retain only the last two received messages, regardless they have been qualified as valid or invalid data. In case of driver fault (Short to Ground, Short to Battery, Over-current, Open detection, Over-temperature) any message is lost. To re-start a correct reception of messages, it is needed to have no more fault present and fault flag read by MCU. If the device detects an error on the sensor interface, the fault bit in RSDRx (FLTBIT) will be set to '1' and the following bits will be used to report the detected errors. Otherwise, the register will contain only data information. Detailed information on data and fault reporting are explained in the following sections. When a fault condition is detected, the RSFLT bit of the global status word (GSW) is set to 1, except in the case the register is empty for which NODATA fault bit will be set instead. Data are cleared upon reading the RSDRx register. RSU interface is supplied by VSUP regulator as showed in *Figure 31*. To avoid a too low RSU output voltage in case of battery loss, the upper VINGOOD and VBATMOND 5 DS11626 Rev 6 127/211 Remote sensor interface L9678P, L9678P-S thresholds must be selected. In this way the device will detect the battery loss condition in time to guarantee the minimum RSU output voltage required. Figure 31. Remote sensor interface block diagram # 7.1 PSI-5 protocol All channels are compliant to the PSI-5 v1.3 specification as described below: - Two-wire current interface - Manchester coded digital data transmission - High data transmission speeds of 125 kbps and 189 kbps - Variable data word length (8 & 10 bit only) - 1-bit parity - Asynchronous operation mode An example of the data format for one possible PSI-5 protocol configuration is shown below. Data size may vary, but the presence of 2 sync start bits (referenced below as sync bits) and $T_{\text{Gap}}$ time is consistent regardless of the data size. Figure 32. PSI-5 remote sensor protocol (10-bit, 1-bit parity) ### 7.1.1 Functional description - remote sensor modes The Remote sensor Interface block provides a hardware connection between the microcontroller and up to two remote sensors. Each channel is independent of the other, and is not influenced by fault conditions, such as short circuits to ground or vehicle battery, on the other channel. Each channel supplies an independently current limited DC voltage to its remote sensor derived from VSUP, and monitors the current draw to extract encoded data. The remote sensors modulate the current draw to transmit Manchester-encoded data back to the receiver. The current level detection threshold for all channels is automatically set by the integrated current adjust feature in order to adapt to the quiescent current draw of the sensors. All channels can be enabled or disabled independently via SPI commands. The operational status of all channels can also be read via SPI command. The message bits are encoded using a Manchester format, in which logic values are determined by a current transition in the middle of the bit time. The interface supports Manchester 2 encoding as shown in *Figure 33*. Figure 33. Manchester bit encoding The received message data are stored in input data registers that are read out by the microcontroller via the SPI interface. All bits of these registers are simultaneously updated upon reception of the remote sensor message to prevent partial frame data from being sampled via the SPI interface. After the data for a given channel is read via the SPI 5 Remote sensor interface L9678P, L9678P-S interface, subsequent requests for data from this channel will result in an error response (NODATA fault). The remote sensor interface is also able to detect faults occurring on the sensor interface. The Remote Sensor Data Register (RSDRx) will report multiple fault flags. When the number of bits decoded is incorrect (either too many or too few), a bit error is indicated. When any bit error is detected (bit time, too many bits or too few bits), the message is discarded. Error bit INVALID is an OR-ed combination of the following errors: - Data length error or stop bit error - Parity Error of received Remote sensor Message - Bit time error (a data bit edge is not received inside the expected time window) Should one or more of the channel faults (STG, STB, CURRENT\_HI, OPENDET and RSTEMP) be set, the INVALID and NODATA bits are cleared. #### 7.1.2 RSU data fields and CRC The remote sensor interface reports both data information and fault information in the Remote Sensor Data Register (RSDRx). Independent data registers are defined for each remote sensor interface and the data contained therein is formatted differently based on whether a fault is detected. See SPI command in *Remote sensor data/fault registers w/o fault (RSDRx) on page 94*. The data available in the RSDRx register is separated into several bit fields. The Logical Channel ID is a 4-bit field to identify the satellite sensor. The DATA bits are appended to the LCID at the output of the Manchester decoder. The 3-bit CRC bit field is computed on the entire data packet of fields, bits[16:0], which also includes the CHxON and FLTBIT. To satisfy safety requirements, the LCID, DATA and CRC bit fields propagate through the same data path as a single item to the SPI output. The polynomial calculation implemented for PSI5 data is described as in PSI5 specification $g(x)=1+x+x^3$ with the initialization value equal to "111". Below are the equations to calculate the CRC in combinatorial way: $$\begin{split} & \text{CRC}[2] = \text{CRCext}[0] + \text{D}[0] + \text{D}[1] + \text{D}[3] + \text{D}[6] + \text{D}[7] + \text{D}[8] + \text{D}[10] + \text{D}[13] + \text{D}[14] + \text{D}[15] \\ & \text{CRC}[1] = \text{CRCext}[2] + \text{D}[0] + \text{D}[1] + \text{D}[2] + \text{D}[4] + \text{D}[7] + \text{D}[8] + \text{D}[9] + \text{D}[11] + \text{D}[14] + \text{D}[15] + \text{D}[16] \\ & \text{CRC}[0] = \text{CRCext}[1] + \text{CRCext}[0] + \text{D}[0] + \text{D}[2] + \text{D}[5] + \text{D}[6] + \text{D}[7] + \text{D}[9] + \text{D}[12] + \text{D}[13] + \text{D}[14] + \text{D}[16] \\ & \text{CRC}[0] = \text{CRCext}[1] + \text{CRCext}[0] + \text{D}[0] + \text{D}[2] + \text{D}[6] + \text{D}[7] + \text{D}[9] + \text{D}[12] + \text{D}[13] + \text{D}[14] + \text{D}[16] \\ & \text{CRC}[0] = \text{CRCext}[1] + \text{CRCext}[0] + \text{D}[0] \text{D}[$$ where D[16:0]= RSDR[16:0] and CRCext[n] are the starting seed values (all '1'). #### 7.1.3 Detailed description #### Manchester decoding The Manchester decoder will support remote sensor communication as per PSI specification rev 1.3 for the modes configurable via the STS bits in the RSCRx registers. The Manchester Decoder checks the duty-cycle and period of the start bits to determine their validity, depending on the configuration of the PERIOD\_MEAS\_DISABLE bit in the RSCRx registers. The expected time windows for the mid bit transitions of each subsequent bit within the received frame is determined by means of the internal oscillator time base. Glitches shorter than 25% of the minimum bit time duration are rejected. L9678P, L9678P-S Remote sensor interface Figure 34. Manchester decoder state diagram DS11626 Rev 6 131/211 Remote sensor interface L9678P, L9678P-S A Manchester Decoder Error occurs if one or more of the following conditions are true: - Two valid start bits are detected, and at least one of the expected 13 mid-bit transitions are not detected - Two valid start bits are detected, and more than 13 mid-bit transitions are detected - When the number of bits decoded is incorrect (either too many or too few), a bit error is indicated. When any bit error is detected (bit time, too many bits, too few bits), the decoder will revert to the minimum bit time of the selected range and the message is discarded. All errors are readable through the Sensor Fault Status Register and the RSFLT bit in the Global Status Word Register. When a valid message is correctly decoded, the 10/8 data bits are stored into the appropriate RSDRx register together with the related LCID. The RSDRx register contains the 10/8 bits data as they are received from the sensor (no data range check/mask is done at this stage). The 8-bit data word is right-justified inside the 10-bit data field in the RSDRx registers. ### Current sensor with auto-adjust trip current The current sensor is responsible for translating the current drawn by the sensor into a digital state (refer to *Figure 35*). Each satellite channel has a dedicated current sensor with hysteresis. Figure 35. Remote sensor current sensing auto adjust The auto adjust feature uses a 7-bit D/A to converter to step up and down the threshold level for detecting the base current through the remote sensor before start bits are transmitted. Once start bits are received, the counter stops and the D/A value remains fixed until the remote sensor message is received. This procedure is repeated for each cycle of the remote sensor. The auto adjust circuit uses the following equation: $I_{base} = I_{offset} + (D/A counts) * 300 \mu A where I_{offset}$ is fixed to 2.5 mA The converter default count value is 42, therefore. $I_{base} = 2.5 \text{ mA} + 42 * 300 \mu A$ $I_{base} = 15 \text{ mA}$ $I_{trip} = I_{base} + threshold$ where threshold is a fixed at 12 mA Thanks to this implementation, $I_{base}$ can span from 2.5 mA up to 41 mA covering PSI-5 specification range. As an example, for a remote sensor that operates at 10 mA base current, $I_{trip} = 23$ mA. # 7.2 Remote sensor interface fault protection ### 7.2.1 Short to ground, current limit Each output is short circuit protected by an independent current limit circuit. Should the output current level reach or exceed the ILIMTH for a time period greater than TILIMTH the output stage is disabled and an internal up-down counter will count in 25 µs increment up to TILIMTH. The filter time is chosen in order to avoid false current limit detection for in-rush current that may happen at interface switch-on. When the output is turned off due to current limit, the appropriate fault code STG is set in the Remote Sensor Data Register (RSDR). The fault timer latch is cleared when the sensor channel is first disabled and then reenabled through the Remote Sensor Configuration Register (RSCR). This fault condition does not interfere with the normal operation of the IC, nor with the operation of the other channels. When a sensor fault is detected, the RSFLT bit of the GSW is set indicating a fault occurred and can be decoded by addressing the RSFSR register. In order to fulfil the blanking time requirement at channel activation as per PSI-5 specification, a dedicated masking time is applied to the current limitation fault detection each time a channel is activated. ### 7.2.2 Short to battery All outputs are independently protected against a short to battery condition. Short to battery protection disconnects the channel from its supply rail to guarantee that no adverse condition occurs within the IC. The short-to-battery detection circuit has input offset voltage (10 mV, minimum) to prevent disconnecting of the output under an open circuit condition. A short to battery is detected when the output RSUx pin voltage increases above VSUP supply pin voltage for a $T_{STBTH}$ time. An internal up-counter will count in 1.5 $\mu$ s increment up to $T_{STBTH}$ . The counter will be cleared if the short condition is not present for at least 1.5 $\mu$ s. Short to battery protection blocks the battery condition to guarantee that no adverse condition occurs within the IC. The channel in short to battery is not shut down by this condition. Other channels are not affected in case of short of one output pin. As in the case previously described, the STB fault code can be read from RSDR bits and any fault will set the RSFLT bit of the global status word register (GSW). The STB bit is cleared upon read. #### 7.2.3 Cross link The device also provides the capability of a cross link check between outputs, in order to reveal conditions where two output channels are in short. This functionality is allowed by enabling one output channel, while asking for voltage measurement on any of the other ones. 133/211 Remote sensor interface L9678P, L9678P-S ### 7.2.4 Leakage to battery, open condition The remote sensor interface offers detection of an open sensor condition. The auto-adjusting counter for remote sensor current sensing will drop to 0 in case the current flowing through RSUx pin is lower than 3 mA. The OPENDET fault flag is asserted when the fault condition lasts for longer than T<sub>RSUOP\_FILT</sub> deglitch filter time. This fault flag can be read from RSDR bits and any fault will set the RSFLT bit of the global status word register (GSW). The channel in this condition is not shutdown. # 7.2.5 Leakage to ground The sensor interface offers as well the detection of a leakage to ground condition, that will possibly raise the sensor current higher than 36 mA. The CURRENT\_HI fault flag is asserted when the fault condition lasts for longer than T<sub>RSUCH\_FILT</sub> deglitch filter time. This fault flag can be read from RSDR bits and any fault will set the RSFLT bit of the global status word register (GSW). The channel in this condition is not shutdown. #### 7.2.6 Thermal shutdown Each output is protected by an independent over-temperature detection circuit. Should the remote sensor interface thermal protection be triggered the output stage is disabled and a corresponding thermal fault is latched and reported through the RSTEMP flag in the Remote Sensor Data Register (RSDRx). The thermal fault flag is cleared when the sensor channel is first disabled and then re-enabled through the Remote Sensor Configuration Register (RSCRx). L9678P, L9678P-S Watchdog timer # 8 Watchdog timer This device offers a watchdog implementation by means of a temporal WD. Window times are SPI programmable and a couple of specific codes has to be written within this window in order to serve the WD control. # 8.1 Temporal watchdog The temporal watchdog ensures the system software is operating correctly by requiring periodic service from the microcontroller at a programmable rate. This service (watchdog refresh) must occur within a time window, and if serviced too early or too late will enter an error state (WD1\_ERROR) reported via the WD1\_WDR bit of the FLTSR register. The overall WD1 functionality is described in the state diagram reported in Figure 36. Figure 36. Watchdog state diagram Watchdog timer L9678P, L9678P-S Following the description of the above states: Table 8. Watchdog timer status description | State/Signal | Description | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WD1 INITIAL | Default state entered from startup. While in this state, no watchdog service is required, and the IC may stay in this state indefinitely. For system safety, all arming signals are disabled during this state to prevent deployment. | | WD1 RUN | Normal run time state where WD1 service is required. | | WD1 TEST | A special state used to test the watchdog function. Normally, this state will only be checked once per power cycle by the software, but there is no inherent restriction in the watchdog logic preventing periodic testing. This state allows testing of the watchdog without setting WD1_LOCKOUT=1, which can only be cleared via WSM reset. Deployment is inhibited when the WD state machine is in this state. | | WD1 RESET | State entered when a WD1_ERROR occurs. This is a timed-duration state that is automatically exited after 1ms. | | WD1 OVERRIDE | A special state used to disable watchdog functionality for development purposes. Other logic within the IC can use this state to emulate the WD1 RUN state without the need to service WD1. | | WSM_RESET | Signal used to reset the WD1 state machine to the WD1 INITIAL state and all signals to their inactive values | | WD1_refresh OK | Signal that is asserted only if the watchdog is refreshed ('A' - 'B' or 'B' - 'A' seq.) within the WD1 time window | | WD1_ERROR | Signal that is asserted if the watchdog refresh fails to occur during the WD1 time window. | | WD1_WDR | Watchdog Reset – latched signal that is activated whenever a watchdog error is qualified. For WD1, this occurs when WD1 service is required, but not received. This signal is SPI-readable. | | WD1_TM | Test Mode – a signal that indicates that WD1 is being tested. This signal is SPI-readable. | | WD1_LOCKOUT | A latched signal activated if an unexpected WD1 error occurs. This signal is permanently latched when set (until WSM_RESET). When set, all arming signals are disabled, preventing deployment. This signal is SPI-readable. | | SPI_WD1_TEST | SPI command used to enter WD1 TEST state from WD1 RUN state, or to enter WD1 OVERRIDE state from INITIAL state if WDT/TM pin voltage is greater than the threshold. This command has no effect in other states. | A single SPI command (WD1\_TEST) is used to activate test states for the watchdog circuitry. L9678P, L9678P-S Watchdog timer ### 8.1.1 Watchdog timer configuration The watchdog timer can be configured on two different frequency modes: - Fast watchdog with maximum range of 2 ms and a resolution of 8 μs; - Slow watchdog with maximum range of 16.3 ms and a resolution of 64 μs. The watchdog window times are SPI programmable. The configuration of watchdog timer frequency and window times can be done by setting the Watchdog Timer Configuration Register (WDTCR) with the appropriate values. However, this configuration is accepted only when the device is in the Init operating state, as shown in *Figure 9*. As soon as the Diag state is entered, the watchdog control is enabled and the watchdog configuration is fixed and cannot be changed anymore. ### 8.1.2 Watchdog timer operation While in the WD1\_INITIAL state, watchdog service must begin or a SPI command with WD1\_TOVR=1 must be received within the first 500 ms. If the WD1 timer override bit is set, the device can stay in the WD1\_INITIAL state indefinitely without watchdog service. To refresh WD1, the logic must receive a Watchdog Timer Register (WD1T) SPI command containing the expected key value within the WD1 time window (WDTMIN+WDTDELTA). If it is received too early or too late the WD1\_ERROR signal will be asserted. The WD1\_ERROR will not be asserted in case a SPI command containing the Watchdog Timer Register (WD1T) with an incorrect key value is received at any time relative to the window (WDTMIN+WDTDELTA). This allows the system software to repeatedly transmit the key value until it needs to change to the correct key value. Upon reception of the correct key value within the window, the logic will reset the watchdog timer to create a new window. The timer is cleared upon writing code 'A' and code 'B' (either in 'A' - 'B' or 'B' - 'A' sequences) to the WD1CTL[1:0] bits, in the WD1T register. The watchdog timer value can be read via the WD1T register. Watchdog timer L9678P, L9678P-S Figure 37. Watchdog timer refresh diagram # 8.2 Watchdog reset assertion timer Upon a watchdog reset, the watchdog logic will momentarily assert the RESET pin for time duration $t_{wdrst}$ . When the RESET pin has been asserted through the watchdog reset assertion timer, stored faults are maintained and can be read by the microcontroller via SPI following the RESET period. # 8.3 Watchdog timer disable input (WDT/TM) This input pin has a passive pull-down and is used to disable the watchdog timer. The state of this pin can be read by SPI through the WDTDIS\_S bit in the GSW register. When WDT/TM pin is asserted, the watchdog timer is disabled, the timer is reset to its starting value and no faults are generated. L9678P, L9678P-S DC sensor interface # 9 DC sensor interface L9678P implements a circuitry able to interface with a variety of positioning sensors. The sensors that can be connected to the device are Hall-effect, resistive or simple switches. Range of measurements is: Resistive sensor: 65 Ω to 3 kΩ Hall-effect sensor: 2 mA to 20 mA. Within the above ranges, accuracy of $\pm 15\%$ is granted. A reduced accuracy is given in the range of 1 mA to 2 mA. Hall sensor and switch interface block diagram is shown below. Figure 38. Switch sensor interface block diagram The global SPI contains several bits to control and configure the interface. The SWOEN bit is used to enable the output voltage on DCSx pins. The channel to be activated can be chosen by setting CHID bits accordingly. The interface activation is completely controlled by user SPI command. The interface could be optionally configured for "automatic switch-off" immediately after the current or resistance measurement completion by setting the EN\_AUTO\_SWITCH\_OFF bit in the SYS\_CFG register. DC sensor interface L9678P, L9678P-S The voltage and current for the selected channel are made available to the main ADC by selecting the proper channel and enabling the measurement process by dedicated DIAGCTRLx commands. The device offers the capability to actively keep all the DCSx lines discharged by means of a weak pull down. The pull down is active by default on all channels and it comes to be deactivated in either of the following cases: - 1. when the voltage source is active on the relevant channel - 2. when a voltage measurement is requested on the relevant channel - 3. if SPI bit SWCTRL(DCS\_PD\_CURR) is set (global pull-down disable for all channels) In case of Hall-effect sensors, a single current measurement is processed. The current load needed for regulating the pin is internally reflected to a reference resistance, whose voltage drop is then measured through the internal ADC converter. When resistive or switch sensors are used, a more complex measurement is performed. In a first step the current information as above described is provided. Then, also the information on the voltage level achieved on the output pin is provided via ADC. By processing these two values, the micro-controller can understand the resistive value. The DCSx voltage is internally rescaled by a voltage divider into the ADC converter voltage range as shown in *Figure 38*. Additionally a positive voltage offset is internally applied to the scaled voltage in order to allow voltage measurement capability for DCSx down to -1V. In order to have accurate resistive information even in case of an external ground voltage shift on the sensor of up to $\pm 1$ V, the voltage measurement step actually needs two DCSx voltage measurements. A first voltage measurement has to be done with selection of 6.25 V on the output channel and a second one with the regulator switched off. The difference between the two measurements will cancel out the offsets (both external ground shift and internal offset). The DCSx current and voltage can be retrieved from ADC readings according to the following formulas and related parameters specified in Section 16.19: DC sensor interface and Section 16.23: Voltage diagnostics (analog Mux): $$I_{DCSx} = \frac{1}{R_{REF1\_IDCSx}} \cdot \frac{ADC_{REF\_hi}}{2^{ADC_{RES}}} \cdot DIAGCTRLn(ADCRESn)$$ @DIAGCTRL(ADCREQn) = \$04 $$V_{DCSx} = RATIO_{VDCSx} \cdot \left( \frac{ADC_{REF\_hi}}{2} \cdot DIAGCTRLn(ADCRESn) - V_{OFF\_DCSx} \right)$$ @DIAGCTRL(ADCREQn = \$03 The DCSx sensor resistance can be calculated according to the following formula: $$\mathsf{R}_{\mathtt{sensor}_{\mathsf{x}}} = \frac{\Delta \mathsf{V}_{\mathsf{DCSx}}}{\mathsf{I}_{\mathsf{DCSx}}} = \frac{\mathsf{V}_{\mathsf{DCSx}}@(\mathsf{SWCTRL}(\mathsf{SWOEN}) = 1 - \mathsf{V}_{\mathsf{DCSx}}@(\mathsf{SWCTRL}(\mathsf{SWOEN}) = 0)}{\mathsf{I}_{\mathsf{DCSx}}}$$ @SWCTRL(CHID) = x L9678P, L9678P-S DC sensor interface The device provides also the capability of a cross link check between outputs, in order to reveal conditions where two output channels are in short. This functionality is allowed by enabling one output channel, while asking for voltage measurement on any of the other ones. All parametric requirements for this block can be found in specification tables. Each output is protected against - Overload conditions by current limit - Ground offset between the ECU and the loads of up to ±1 V. - Loss of ECU battery - · Loss of ground - Shorts to ground Safing logic L9678P, L9678P-S # 10 Safing logic # 10.1 Safing logic overview The integrated safing logic uses data from on-board and remote locations by decoding the various SPI communications between the interfaces and the main microcontroller. The safing logic has several programmable features enabling its ability to decode SPI transmissions and can process data from up to 4 sensors. The operating mode involves simple symmetrical data threshold comparisons, with the use of symmetrical or asymmetrical counters. A high level diagram is shown in the figure below. Please note that this top-level diagram is simplified, and references to more detailed flowcharts to show a) message decoding, b) valid data limits, c) effects of the 'combine' function, d) comparison to thresholds and arming, and e) the setting of the 'compare complete bit. Two independent arming outputs, ARM1INT and ARM2INT, are also mapped internally to any of the integrated squib/pyroswitch drivers. L9678P, L9678P-S Safing logic # 10.2 SPI sensor data decoding Sensor data is regularly communicated with the main microcontroller through multiple SPI messages. Since not all communications between sensors and the microcontroller contain data, it is important for the decoder to properly sort the communications and extract only the targeted data. The solution involves defining specific masking functions, contained within independent safing records, programmed by the user. The following figures detail the SPI message decoding methodology and the ensuing comparisons of valid sensor data to the programmed thresholds. Safing logic L9678P, L9678P-S Figure 41. Safing engine - 32-bit message decoding flow chart L9678P, L9678P-S Safing logic Figure 42. Safing engine - validate data flow chart Safing logic L9678P, L9678P-S Figure 43. Safing engine - combine function flow chart L9678P, L9678P-S Safing logic Figure 44. Safing engine threshold comparison Safing logic L9678P, L9678P-S Figure 45. Safing engine - compare complete L9678P, L9678P-S Safing logic Each safing record has SPI accessible registers defined in the SPI command tables and summarized below: - Request Mask and Request Target to understand what sensor the microcontroller is addressing - Response Mask and Response Target to identify the sensor response - Data Mask to extract relevant sensor data from the response. Sensor data is extracted as a bit-wise AND result of the SAF\_DATA\_MASKx and monitored SPI\_MISO data - The extracted data is then right-justified into a 16-bit register for 16-bit safing records, respectively, prior to further processing steps which assume data is signed - two-s complement represented - Safing Threshold specific value that sets the comparator limit for successful arming - Control: - IF, In Frame to indicate serial data response is "in frame". There are two types of potential serial data responses, "in-frame" and "out of frame" - CS to align safing record with a specific SPI CS. The device contains 2 SPI CS inputs for the safing function (SAF\_CS0 and SAF\_CS1) - ARM there are two internal arming signals, each active record is assigned or mapped to any arming signal. Several safing records can be mapped to a single arming output - Dwell Once an arming condition is detected, the safing record remains armed for the specified dwell time - Comb (Combined Data) specific solution for dual axis high-g sensors specifically oriented off-axis - Lim En (Limit Enable) to enable PSI5 out-of-range control - Lim Sel (Limit Select) to select PSI5 out-of-range thresholds between 8-bit and 10-bit protocol - SPIFLDSEL (Spi Field Select) to determine which 16-bit field in long SPI messages (>31 bit) to use for response on MISO of SPI monitor. If the SPIFLDSEL bit is set to 0 the message bits from 0 (first bit received) to 15 are processed, while if set to 1 the message bits from 16 to 31 are processed. SPIFLDSEL bit will not help L9678P device to work with sensor that places data across this boundary or has response and data in separate 'fields'. In case of message less than 32-bit, always the first 16 bits received will be processed regardless of the SPIFLDSEL value. If input packet matches multiple safing records, the safing engine should process all of them and treat them independently. Safing record can only be evaluated on the first matching input packet. Any further data packet matches are ignored (i.e. once CC is set, record can't be processed until is cleared). The En (Record Enable) bit for any record is programmable as on or off at any time and will enable/disable the record itself upon the following sensor sampling period. All CC bits are available in one register (SAF\_CC) for access in one single SPI read. Safing Engine must not process sensor data in any state but Safing state (refer to *Figure 9*). All safing records are cleared on SSM RESET. DS11626 Rev 6 149/211 Safing logic L9678P, L9678P-S > Comb (Combined Data) bit allows combining X and Y for off-axis oriented sensors. In this case, it is typical for such orientations to add or subtract the sensor response to translate the sensor signal to an on-axis response. Only couples of 16-bit long records have this feature (i.e. 1&2, 3&4). Records are added and subtracted and results compared against two thresholds. Safing engine will process data as follows: - Use record (n) and record (n+1), where n = 1, 3. - The matching inputs used for math combinations are processed only after both records are captured. - The sum of the two matching inputs will be compared to the threshold of record (n). - The difference of the two records will be compared to the threshold of record (n+1). - If the Comb feature was enabled on only one of the two records in a couple, math would be performed only on it as shown in Figure 43. Table 9. Records results comparison against two thresholds | | Combine Bit | Data | Resulting<br>Value | Record<br>Threshold<br>(assume ARMP) | ARMing Result | |----------|-------------|------|--------------------|--------------------------------------|---------------| | | | | | (ussume Artim ) | | | Record 1 | 0 | 12 | 12 | 48 | 0 | | Record 2 | 0 | 50 | 50 | 48 | 1 | | Record 3 | 0 | 12 | 12 | 48 | 0 | | Record 4 | 1 | 50 | 50 – 12 = 38 | 48 | 0 | | Record 1 | 1 | 12 | 12 + 50 = 62 | 48 | 1 | | Record 2 | 0 | 50 | 50 | 48 | 1 | | Record 3 | 1 | 12 | 12 + 50 = 62 | 48 | 1 | | Record 4 | 1 | 50 | 50 – 12 = 38 | 48 | 0 | In this example the ARM and dwell assignments for record1 only would be asserted. All items in the safing records, except En(Record Enable) bit, can be configured only in Diag state (refer to Figure 9). Additionally, the global bit to select internal or external safing engine is set in Diag state. #### 10.3 In-frame and out-of-frame responses Some sensors will communicate data within the current communication frame while others will send data on the next communication frame. Sometimes this is sensor specific and L9678P, L9678P-S Safing logic sometimes this is due to the amount of data to be transmitted. A simplified diagram shows the basic communication differences of in and out of frame responses. Figure 46. In-frame example Figure 47. Out of frame example Synchronization between clock domains relies upon inter-frame gap. ### 10.4 Safing state machine operation State machine operation is disabled when the safing state machine reset signal is active as described in the power supply diagnostics and controls section of this document. The outputs of the state machine are ARM1INT and ARM2INT. As previously stated, there is a maximum of 4 safing records available to the state machine. Inputs to the safety state machine are programmed safing records and sensor data. The configuration of the state machine is common to all sensors. ### 10.4.1 Simple threshold comparison operation In this mode, sensor data received through the sensor SPI interface and validated by the safing record is passed to the safing algorithm. The simple threshold comparison algorithm compares the received data to two thresholds, SAF\_TH (positive threshold) and (-SAF\_TH) (negative threshold). If the sensor data is greater than SAF\_TH or is less than (-SAF\_TH) then and event is flagged and the event counter is incremented based on the programmed value of ADD\_VAL. If sensor data does not trigger the SAF\_TH comparators, the counter is decremented by SUB\_VAL. SUB\_VAL is programmed by the user and can be the same as or different from ADD\_VAL. This feature allows for an asymmetrical counter function making the system either more or less sensitive to sensor data. Since sensor data can indicate a positive or negative event, the algorithm maintains separate event counters, POS\_COUNT and NEG\_COUNT. The ADD\_VAL and SUB\_VAL programmed values are the same for all safing sources. On each sensor sample, the event counters, both POS\_COUNT and NEG\_COUNT, are updated. Each event counter is then compared with a corresponding arming threshold. In this case, POS\_COUNT value is compared to ARMP\_TH and NEG\_COUNT to ARMN\_TH. ARMP\_TH and ARMN\_TH are programmable thresholds set by the user. The compared result will set ARMP and ARMN to either "1" or "0" depending on the comparison status. If ARMP\_TH or ARMN\_TH are set to 0, the arming will be activated immediately entering in safing state. POS\_COUNT and NEG\_COUNT are not updated if microcontroller stops reading SAF\_CC bits (this must be avoided otherwise ARMING set and reset will not be possible). Safing logic L9678P, L9678P-S By way of the assignment of the ADD\_VAL, SUB\_VAL, ARMP\_TH and ARMN\_TH settings, the safing engine can be configured to assert arming for either a simple accumulation of COUNTs in a non-consecutive manner, or it could be set to require some number of consecutive samples. ## 10.5 Safing engine output logic (ARMxINT) SPI messages are monitored and mapped to specific safing records. Each safing record is configured with its own threshold, dwell time and the appropriate ARMxINT internal signal to activate if safing criteria are met. Any enabled safing record can be programmed to an arming signal. All safing records arming status is logically "OR'd" to its programmed arming signal. For example, if safing records 1, 2, 4 are programmed to ARMINT1 and the records are enabled, any of the records can set the ARMINT1 signal. Configuration of safing record mapping to ARMXINT signals is specified in the SAF\_CONTROL\_x register (refer to Safing control registers (SAF\_CONTROL\_x) on page 109). While in Diag state, L9678P allows diagnostics of the squib/pyroswitch driver HS and LS FETs, ARM pin, VSF output and firing timers. The ARM and VSF output tests are mutually exclusive. For safety purposes, the safing logic circuitry is physically separated from the circuitry that contains the deployment logic. L9678P, L9678P-S Safing logic Figure 48. Safing Engine Arming flow diagram Safing logic L9678P, L9678P-S SCLK\_G MOSI G MISO\_G SPI Decode / Pulse CS\_G Threshold Stretch Compare SAF CS1 DSTEST(VSF) DIAG STATE ARM1INT DSTEST(ARM) DSTEST(PULSE) CH1PULSE CH2PULSE CH3PULSE CH4PULSE ARM2INT ARMING STATE Figure 49. Safing engine diagnostic logic A configurable mask for each internal ARMxINT signal is available for all of the integrated deployment loops (refer to *ARMx assignment registers (LOOP\_MATRIX\_ARMx) on page 100*). The un-masked ARMxINT signal for each loop will enable the respective loop drivers (refer to *Figure 21*). Activation of VSF (regulation rail for High Side Safing FET) occurs upon ARMxINT or FENH/FENL, depending on SPI configuration (refer to *Figure 17*). Actual High Side Safing FET activation still requires microcontroller signal. L9678P is able to provide arming signals to external deployment loops by means of the discrete output ARM pin. The ARM pin can either output an arming signal generated by the integrated safing engine or an arming signal made by the combination of FENH and FENL input signals, coming from external safing logic. Figure 50. ARM output control logic L9678P, L9678P-S Safing logic ### 10.6 Arming pulse stretch Upon a valid command processed by the safing logic, the Dwell bits to stretch the arming time assertion (dwell time) apply to each safing record and is used to help safe the deployment sequence to avoid undesired behaviour. Once dwell time has started, it will continue, regardless of the En (Record Enable) bit. Dwell will be truncated in case of SSM reset. Dwell values in the safing records are transferred to the ARM signal. A dedicated counter is designed for ARM output pin. If different dwell values are assigned to ARM, the longer value is used. Dwell times can only be extended, not reduced. If the remaining dwell time is less than the new dwell extension setting, the new setting will be loaded into the dwell counter. Dwell times are user programmable. The behavior of the pulse stretch timer is shown in *Figure 51*. Figure 51. Pulse stretch timer example ### 10.7 Additional communication line The ACL pin is the Additional Communication Line input that provides a means of safely activating the arming outputs (ARM and VSF) for disposal of restraints devices at the end of vehicle life. A valid ACL detection (as described below) allows L9678P to transition from Scrap state to Arming state. To remain in Arming state L9678P must receive the correct ACL signal; this must occur before the scrap time-out timer expires (T<sub>disFOI</sub>). While the System Operating State Machine is in Arming state, the arming outputs are asserted (ARM=1, VSF on). If the ACL is not correctly received before the time-out expires, the System Operating State Machine reverts back to the Scrap state, and the arming outputs are deactivated. Safing logic L9678P, L9678P-S Figure 52. Scrap ACL state diagram A specific waveform needs to be present on this input in order to instruct L9678P to arm all deployment loops. L9678P is designed to support the Additional Communication Line (ACL) aspect of the ISO-26021 standard, which requires an independent hardwired signal (ACL) to implement the scrapping feature. The disposal signal may come from either the vehicle's service connector, or the systems main microcontroller, depending on the end customer's requirements. The arming function monitors the disposal PWM input (ACL pin) for a command to arm all loops for vehicle end-of-life. The disposal signal characteristic is shown in *Figure 53*. To remain in Arming state, at least three cycles of the ACL signal must be qualified. For the device to qualify the periodic ACL signal, the period and duty cycle are checked. Two consecutive cycles of invalid disposal signal are to be received to disqualify the ACL signal. Figure 53. Disposal PWM signal Cycle time On time GAPGPS01149 The disposal PWM signal cycle time and on time parameters can be found in the electrical parameters tables. # 11 General purpose output (GPO) drivers The L9678P contains two GPO drivers configurable either as high-side or low-side modes, controlled in ON-OFF mode or in PWM mode setting the desired duty cycle value through the GPO Control Register (GPOCTRLx). For low side driver configuration, the GPODx pin is the equivalent drain connection of the internal MOSFET and it is the current sink for the output driver. The GPOSx pin is the source connection of the GPO driver and is externally connected to ground. Figure 54. GPO driver block diagram - LS configuration For high side driver configuration, the GPODx pin will be connected to battery and GPOSx pin will be connected to the load high side. Figure 55. GPO driver block diagram - HS configuration The drivers have to be configured in one of the two modes through the GPO Configuration Register (GPOCR) before being activated. This hardware configuration is only allowed during the Init and Diag states. When configured as high-side, the drivers need ER Boost voltage to be above the VERBST OK threshold to be enabled. The default state of both drivers is off. The drivers can be independently activated via SPI control bits on GPO Control Register (GPOCTRLx). In addition, a set point on the GPOCTRLx will control the output drivers in PWM with a 125Hz frequency. If PWM control is desired, user should set the needed set point in the GPOxPWM bits of the GPOCTRLx while activating the interface. When all bits are set to '0', the GPOx output will be disabled. PWM control is based on a 125 Hz frequency. 6 bits of GPOCTRLx are reserved to this mode, in order to control the drivers with 64 total levels from a 0% to a full 100% duty cycle. When both GPO channels are used in PWM Mode at the same frequency they are synchronized to provide parallel configuration capability. PWM control is implemented through a careful slew rate control to mitigate EMC emissions while operating the interface. The driver output structure is designed to stand -1V on its terminals and a +1V reverse voltage across source and drain. The GPO driver is protected against short circuits and thermal overload conditions. The output driver contains diagnostics available in the GPO Fault Status Register (GPOFLTSR). All faults except for thermal overload will be latched until the GPOFLTSR register is read. Thermal overload faults will remain active after reading the GPOFLTSR register should the temperature remain above the thermal fault condition. For current limit faults, the output driver will operate in a linear mode (ILIM) until a thermal fault condition is detected. The device also offers an open load diagnostics while in ON state. The diagnostics is run comparing the current through the output stage with a reference threshold $I_{OpenLoad}$ : should the output current be lower than the threshold, the open detection flag is asserted. ISO9141 transceiver L9678P, L9678P-S ### 12 ISO9141 transceiver A block diagram of the function is shown below. Data transmitted by the main microcontroller is sent via the ISOTX pin and data is received via the ISORX pin. The bus output is ISOK. Figure 56. ISO9141 block diagram When the ISOTX pin is asserted, logic high, the ISOK output will be disabled (pulled high by an external resistor). When the ISOTX pin is deasserted, logic low, the ISOK output will be enabled (pulled low by the internal driver). This input pin contains an internal pull-up to command the output to the disabled state in the event of an open circuit condition. The ISORX pin has a push-pull output stage referenced to VDDQ voltage. This output is asserted high when the voltage on the ISOK pin is above the ISOK input receiver threshold, VBATMON, as defined in the electrical tables. This output is deasserted low when the voltage on the ISOK pin is below the ISOK input receiver threshold with hysteresis. ISOK output is a low side driver compatible with ISO9141 physical layer. The output stage is protected against short circuits and diagnostics provide feedback for current limit and thermal shutdown. While in current limit, the output stage will continue to function until thermal limit is reached. Should thermal limit occur, the output stage will shut down until the temperature decreases below the limit threshold with hysteresis. The fault status is reported in the ISO9141 Fault Status Register (ISOFLTSR). ## 13 System voltage diagnostics L9678P has an integrated dedicated circuitry to provide diagnostic feedback and processing of several inputs. These inputs are addressed with an internal analog multiplexer and made available through the SPI digital interface with the Diagnostic Data commands. In order to avoid saturation of high voltage internal signals, an internal voltage divider is used. The diagnostics circuitry is activated by four SPI Diagnostics Control commands (DIAGCTRLx); each of them can address all the available nodes to be monitored, except for what mentioned in *Table 10: Diagnostics control register (DIAGCTRLx)* on page 162. DIAGCTRLx SPI command bit fields are structured in the following way: ### **DIAGCTRL\_A (ADDRESS HEX 3A)** | | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|-----------|----|----|-----|-----|------|----|----|----|----|---|---|-----|------|--------|--------|---|---|---|---| | Ī | MOSI | | | х | х | х | х | х | х | х | х | Х | | | ADC | REQ_/ | 4[6:0] | | | | | | | MISO | NEWDATA_A | | Al | DCR | EQ_ | A[6: | 0] | | | | | | ADC | RES_ | A[9:0] | | | | | | ### **DIAGCTRL\_B (ADDRESS HEX 3B)** | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------------------------------------------------------|----|----|----|----|----|----|----|----|----|---|---|---|------|-------|---------|---|---|---|---| | MOSI | | | х | х | х | х | х | х | х | х | х | | | ADCF | REQ_E | 3 [6:0] | | | | | | MISO | O NEWDATA_B 0 0 ADCREQ_B [6:0] ADCRES_B [9:0] | | | | | | | | | | | | | | | | | | | | #### **DIAGCTRL\_C (ADDRESS HEX 3C)** | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----------|----|----|-----|-----|-------|-----|----|----|----|---|---|-----|------|---------|-------|---|---|---|---| | MOSI | | | х | х | х | х | х | х | х | х | х | | | ADCF | REQ_C | [6:0] | | | | | | MISO | NEWDATA_C | | ΑI | DCR | EQ_ | C [6: | :0] | | | | | | ADC | RES_ | C [9:0] | ] | | | | | #### **DIAGCTRL\_D (ADDRESS HEX 3D)** | | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----------|----|----|-----|-----|-------|-----|----|----|----|---|---|-----|------|--------|------|-------|---------|---|---| | MOS | I | | | | | | х | х | х | х | х | х | х | | | ADCF | REQ_[ | 0 [6:0] | | | | MIS | NEWDATA_D | | ΑI | DCR | EQ_ | D [6: | :0] | | | | | | ADC | RES_ | D [9:0 | ] | | | | | ADCREQ[A-D] bit fields, used to address the different measurements offered, are listed in *Table 10: Diagnostics control register (DIAGCTRLx) on page 162* for reference. L9678P diagnostics are structured to take four automatic conversions at a time. In order to get four measurements, four different SPI commands have to be sent (DIAGCTRL\_A, DIAGCTRL\_B, DIAGCTRL\_C and DIAGCTRL\_D), in no particular order. DS11626 Rev 6 161/211 In case the voltage to be measured is not immediately available, the desired inputs for conversion have to be programmed by SPI in advance, to allow them to attain a stable voltage value. This case applies to the squib/pyroswitch resistance measurement and diagnostics (refer to *Loop diagnostics control and results registers*) and to the switch sensor measurement (refer to *Section 9: DC sensor interface*). CONVRDY\_0 bit in GSW is equal to (NEWDATA\_A or NEWDATA\_B), while CONVRDY\_1 bit in GSW corresponds to (NEWDATA\_C or NEWDATA\_D). Each NEWDATAx flag is asserted when conversion is finished and cleared when result is read out. However result is cleared only when a new result for that register is available. When a new request is received it is queued if other conversions are ongoing. The conversions are executed in the same order as their request arrived. The queue is 4 measures long so it's possible to send all 4 requests at the same time and then wait for the results. If a DIAGCTLRx command is received twice, the second conversion request will overwrite the previous one. Requests are sent to the L9678P IC via the ADC measurement Registers (ADCREQx) as shown in *Table 10: Diagnostics control register (DIAGCTRLx) on page 162*. All diagnostics results are available on the ADCRESx registers, when addressed by the related ADCREQx register (e.g. data requested by ADCREQA would be written to ADCRESA). Table 10. Diagnostics control register (DIAGCTRLx) | | ADC | Red | ques | st (A | DCR | | | | | ADC Results (ADCRESx) | |---|-----|-----|-------|-------|-----|---|----|-----|---------------------------------------------------|------------------------| | | | В | t [6: | 0] | | | | Hex | Voltage measurement selection | Bit [9:0] | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Unused | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | ADC Test Pattern 1 | Ground reference | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | | ADC Test Pattern 2 | Full scale reference | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 | | DC Sensor ch. selected, Voltage | DCSV_selected | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 4 | | DC Sensor ch. selected, Current | DCSI_selected | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 5 | | DC Sensor ch. selected, Resistance <sup>(1)</sup> | DCSV and DCSI selected | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 6 | | Squib/pyroswitch measurement loop selected | Voutx | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 7 | | Bandgap reference Voltage | VBGR | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 8 | | Bandgap reference monitor Voltage | VBGM | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 9 | | Unused | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 10 | | Temperature Measurement | TEMP | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 11 | | DC Sensor ch 0, Voltage | DCSV_0 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 12 | | DC Sensor ch 1, Voltage | DCSV_1 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 13 | | DC Sensor ch 2, Voltage | DCSV_2 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 14 | | DC Sensor ch 3, Voltage | DCSV_3 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 15 | | Unused | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 16 | | Unused | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 17 | _ | Unused | | Table 10. Diagnostics control register (DIAGCTRLx) (continued) | | ADC | Red | ques | t (A | DCR | EQx | :) | | | ADC Results (ADCRESx) | |---|-----|-----|--------|------|-----|-----|----|-----|----------------------------------------|-----------------------| | | | Bi | it [6: | 0] | | | | Hex | Voltage measurement selection | Bit [9:0] | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 18 | | Unused | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 19 | | Unused | | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 20 | | Unused | | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 21 | | Unused | | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 22 | | Unused | | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 23 | | Unused | | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 24 | | Unused | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 25 | | Unused | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 26 | | Unused | | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 27 | | Unused | | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 28 | | Unused | | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 29 | | Unused | | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 30 | | Unused | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 31 | | Unused | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 | | Battery monitor Voltage | VBATMON | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 33 | | Device battery Voltage | VIN | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 34 | | Analog internal supply Voltage | VINT3V3 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 35 | | Digital internal supply Voltage | CVDD | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 36 | | ERBOOST voltage | ERBOOST | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 37 | | Unused | | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 38 | | VER Voltage | VER | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 39 | | VSUP Voltage | VSUP | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 40 | | VDDQ Voltage | VDDQ | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 41 | | WAKEUP Voltage | WAKEUP | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 42 | | VSF Regulator Voltage | VSF | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 43 | | WDT/TM Voltage | WDTDIS | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 44 | | GPO Driver 0 drain Voltage | GPOD0 | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 45 | | GPO Driver 0 source Voltage | GPOS0 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 46 | | GPO Driver 1 drain Voltage | GPOD1 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 47 | | GPO Driver 1 source Voltage | GPOS1 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 48 | | Unused | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 49 | | Unused | | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 50 | | Remote sensor Interface Voltages ch. 0 | RSU0 | Table 10. Diagnostics control register (DIAGCTRLx) (continued) | | ADC | Re | ques | st (A | DCR | EQx | <b>(</b> ) | | Voltaga managumamant adagtian | ADC Results (ADCRESx) | |---|-----|----|--------|-------|-----|-----|------------|-----|----------------------------------------|-----------------------| | | | В | it [6: | 0] | | | | Hex | - Voltage measurement selection | Bit [9:0] | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 51 | | Remote sensor Interface Voltages ch. 1 | RSU1 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 52 | | Unused | | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 53 | | Unused | | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 54 | | SSxy Voltage ch. 0 | SS01 | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 55 | | SSxy Voltage ch. 1 | SS01 | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 56 | | SSxy Voltage ch. 2 | SS23 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 57 | | SSxy Voltage ch. 3 | SS23 | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 58 | | Unused | | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 59 | | Unused | | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 60 | | Unused | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 61 | | Unused | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 61 | | Unused | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 63 | | Unused | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 64 | | Unused | | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 65 | | Unused | | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 66 | | VRESDIAG | VRESDIAG | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 67 | | VDD5 | VDD5 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 68 | | VDD3V3 | VDD3V3 | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 69 | | ISOK output voltage | ISOK | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 70 | | SF0 voltage | SF0 | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 71 | | SF1 voltage | SF1 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 72 | | SF2 voltage | SF2 | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 73 | | SF3 voltage | SF3 | <sup>1.</sup> The DC sensor resistance measurement can only be addressed through DIAGCRTL\_A command. Results are available through DIAGCTRL\_A and DIAGCTRL\_B, where ADCRES\_A will contain DCSI and ADCRES\_B will contain DCSV. Proper scaling is necessary for various voltage measurements. The divider ratios vary by measurement and are summarized by function in the table below. Table 11. Diagnostics divider ratios | Measurements | | | Divide | r Ratio | | | |---------------|------|------|---------|---------|-----|-----| | Wiedsurements | 15:1 | 10:1 | 7.125:1 | 7:1 | 4:1 | 1:1 | | VER | Х | | | | | | | ERBOOST | Х | | | | | | | VSF | Х | | | | | | **Divider Ratio** Measurements 7.125:1 15:1 10:1 7:1 4:1 1:1 SSxy Χ Χ SFx **VRESDIAG** Χ **GPODx** Х **GPOSx** Х Χ VIN **VBATMON** Х **WAKEUP** Χ ISOK Χ **VSUP** Χ **WDTDIS** Χ **RSUx** Χ **DCSx** Х **VDDQ** Χ VDD5 Χ VDD3V3 Х VINT3V3 Χ Bandgap (BGR/BGM) Х **TFMP** Х Table 11. Diagnostics divider ratios (continued) For measurements other than voltage (current, resistance, temperature etc.) the ranges are specified in the electrical parameters section of the relevant block. # 13.1 Analog to digital algorithmic converter The device hosts an integrated 10-bit Analog to Digital converter, running at a clock frequency of 16MHz. The ADC output is processed by a D to D converter with the following functions: - Use of trimming bits to recover ADC offset and gain errors; - Digital low-pass filtering; - Conversion from 12 to 10 bits. 10 bits data are filtered inside the digital section. The number of samples that are filtered varies depending on the chosen conversion. As per Section 5.2.2: System configuration register (SYS\_CFG), the number of used samples in converting DC sensor, squib/pyroswitch or temperature measurements defaults to 8. The number of samples for all other measurements defaults to 4. The sample number can be configured by accessing the SYS\_CFG register. After low pass filter, the residual total error is ±4 LSB. This error figure applies to the case of a precise reference voltage: the spread of reference voltage causes a proportional error in the conversion output. The reference voltage of the ADC is set to 2.5 V. The conversion time is comprised of several factors: the number of measurements loaded into the queue, the number of samples taken for any measurement, and the various settling times. An example of conversion time calculation for a full ADC request queue is reported in *Figure 57*. The timings reported in *Figure 57* are nominal ones, min/max values can be obtained by considering the internal oscillator frequency variation reported in the DC characteristics section. Figure 57. ADC conversion time # 14 Temperature sensor The L9678P provides an internal analog temperature sensor. The sensor is aimed athaving a reference for the average junction temperature on silicon surface. The sensor is placed far away from power dissipating stages and squib/pyroswitch deployment drivers. The output of the temperature sensor is available via SPI through ADC conversion, as shown in *Table 10*. The formula to calculate temperature from ADC reading is the following one: $$T(^{\circ}C) = 180 - \left\{ \left(\frac{220}{1.652}\right) \cdot \left[ \left(\frac{ADC_{REF\_hi}}{2^{ADC_{RES}}} \cdot DIAGCTRLn(ADCRESn)\right) - 0.739 \right] \right\}$$ @ DIAGCTRLn(ADCREQn) = 0Ahex All parametric requirements for this block can be found in specification tables. Applications L9678P, L9678P-S # 15 Applications The main applications for this IC are two: - as user configurable airbag IC - as pyro fuse manager IC # 15.1 Application circuit Figure 58. Airbag application L9678P, L9678P-S Applications # 15.2 BOM (Bill Of Materials) The following table summarizes the suggested BOM valid for both applications. **Table 12.Bill Of Materials** | Component | Min | Тур | Max | Unit | Requirement | Note | |-----------------------|-----|------|-----|------|-------------|----------------------------------------| | C1 | - | 100 | - | nF | 50 V | Input capacitor (unprotected battery) | | C2 | - | 2.2 | - | μF | 50 V | Input capacitor (protected battery) | | C3 | - | 2.2 | 15 | μF | 50 V | ER Boost input capacitor | | C4 | - | 100 | - | nF | 50 V | ER Boost ceramic output capacitor | | C5 | - | 100 | - | μF | 50 V | ER Boost electrolytic output capacitor | | C6 | - | 10 | - | nF | 25 V | VBATMON capacitor | | C7 | - | 100 | - | nF | 50 V | VDD5 input capacitor | | C8 | - | 10 | - | μF | 35 V | VDD5 output capacitor | | C9 | - | 10 | - | μF | 35 V | VDD3V3 output capacitor | | C10 | - | 100 | - | nF | 50 V | CVDD output capacitor | | C11 | - | 100 | - | nF | 50 V | VSUP input capacitor | | C12 | - | 10 | - | μF | 35 V | VSUP output capacitor | | C13, C14 | - | 3.3 | - | nF | 25 V | RSUx capacitor | | C15 | 2.2 | - | 4.7 | mF | 35 V | ER capacitor | | C16 | - | 10 | - | nF | 25 V | VSF capacitor (near device) | | C17 | - | 10 | - | nF | 25 V | VSF capacitor (near Safing FET gate) | | C18 | - | 100 | - | nF | 50 V | Safing FET output capacitor | | C19, C20 | - | 10 | - | nF | 25 V | SSxy capacitor | | C21, C22,<br>C23, C24 | - | 22 | - | nF | 25 V | SFx capacitor | | C25, C26,<br>C27, C28 | - | 22 | - | nF | 25 V | SRx capacitor | | C29, C30,<br>C31, C32 | - | 22 | - | nF | 25 V | DCSx capacitor | | D1 | - | 2 | - | Α | - | Reverse battery protection | | D2 | - | 1 | - | Α | - | ER Boost diode | | D3 | - | 1 | - | Α | - | WAKEUP diode | | D4 | - | 1 | - | Α | - | ISO9141 pull-up diode | | D5 | - | 12 | - | V | - | Safing FET Zener diode | | D6, D7 | - | 1 | - | Α | - | SSxy diode | | L1 | - | 10 | - | μH | 1 A | ER Boost inductor | | R1 | - | 0.43 | - | Ω | 1 W | Current limit resistor | | R2 | - | 1 | - | kΩ | 100 mW | VBATMON current limit resistor | | | | | | | | | Applications L9678P, L9678P-S ## **Table 12.Bill Of Materials (continued)** | Component | Min | Тур | Max | Unit | Requirement | Note | |-----------|-----|-----|-----|------|-------------|-------------------------------------| | R3 | - | 3 | - | kΩ | 250 mW | VDD5 pull-up resistor | | R4 | - | 3 | - | kΩ | 250 mW | VSUP pull-up resistor | | R5 | - | 510 | - | Ω | 125 mW | ISO9141 pull-up resistor | | R6 | - | 360 | | Ω | 125 mW | Diagnostic resistor | | R7 | - | 1.5 | | kΩ | 100 mW | Safing FET passive pull-up resistor | | R8 | - | 1 | | kΩ | 100 mW | External Safing FET enable resistor | | Q1 | - | 1 | - | Α | - | VDD5 external pnp transistor | | Q2 | - | 1 | - | Α | - | VSUP external pnp transistor | | Q3 | - | 60 | - | Α | 60 V | External Safing FET (N-channel) | | U1 | - | - | - | - | PUMD15 | External Safing FET enable | ## 16 Electrical characteristics Every parameter in this chapter is fulfilled down to VIN<sub>GOOD(max)</sub>. No device damage is granted to occur down to VIN<sub>BAD</sub>(min). GNDA pin is used as ground reference for the voltage measurements performed within the device, unless otherwise stated. All the tables or parameters declared "Design Info" are not tested during production testing. ## 16.1 Configuration and control All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD</sub>(max) $\leq$ VIN $\leq$ 35 V. Table 13. Configuration and control DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------|----------------------------------|-----------------------------------------------------|-------|-----|-------|------| | 1 | $V_{NOV}$ | Normal operating voltage | Design Info Depending on power supply configuration | 6 | 13 | 18 | V | | 2 | V <sub>JSV</sub> | Jump start voltage | Design Info -40 °C ≤ Ta ≤ 50 °C | 18.00 | - | 26.50 | V | | 3 | $V_{LDV}$ | Load dump voltage | Transient<br>Design Info | 26.50 | - | 40 | V | | 4 | WU_mon | WAKEUP monitor threshold | - | - | ı | 1.5 | V | | 5 | WU_off | WAKEUP Off threshold | - | 2 | 2.5 | 3 | V | | 6 | WU_on | WAKEUP On threshold | - | 4 | 4.5 | 5 | V | | 7 | $WU_{RPD}$ | WAKEUP pull-down resistor | - | 120 | 300 | 480 | kΩ | | 8 | VB <sub>GOOD1</sub> | | SYS_CTL(VBATMON_TH_SEL)=0<br>0 | 5.5 | - | 6 | V | | 9 | VB <sub>BAD1</sub> | | SYS_CTL(VBATMON_TH_SEL)=0<br>0 | 5 | - | 5.5 | V | | 10 | VB <sub>GOOD2</sub> | | SYS_CTL(VBATMON_TH_SEL)=0<br>1 | 6.3 | - | 6.8 | V | | 11 | VB <sub>BAD2</sub> | VBATMON input voltage thresholds | SYS_CTL(VBATMON_TH_SEL)=0<br>1 | 5.8 | - | 6.3 | V | | 12 | VB <sub>GOOD3</sub> | | SYS_CTL(VBATMON_TH_SEL)=1 | 7.5 | - | 8 | V | | 13 | VB <sub>BAD3</sub> | | SYS_CTL(VBATMON_TH_SEL)=1<br>0 | 7 | - | 7.5 | V | | 14 | VB <sub>GOOD4</sub> | | SYS_CTL(VBATMON_TH_SEL)=11 | 8.3 | ı | 8.8 | V | | 15 | VB <sub>BAD4</sub> | | SYS_CTL(VBATMON_TH_SEL)=11 | 7.8 | - | 8.3 | V | Electrical characteristics L9678P, L9678P-S Table 13. Configuration and control DC specifications (continued) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | 16 | I <sub>LKG_VBATMON_OFF</sub> | VBATMON input | Device OFF | -5 | | 5 | μΑ | | 17 | I <sub>LKG_VBATMON_</sub> ON | leakage | Device ON<br>Design Info | 20 | 24 | 30 | μA | | 18 | R <sub>PD_VBATMON</sub> | VBATMON pull-down resistance | Device ON<br>VBATMON < 10V<br>Design Info | 125 | 250 | 375 | kΩ | | 19 | I <sub>LKG_VBATMON_TOT</sub> | VBATMON total input leakage | I <sub>LKG_VBATMON_ON</sub> + R <sub>PD_VBATMO</sub> VBATMON = 18V | 35 | 70 | 105 | μA | | 20 | VIN <sub>GOOD1</sub> | | SYS_CTL(VIN_TH_SEL)=0 | 5 | - | 5.5 | V | | 21 | VIN <sub>BAD1</sub> | VIN input voltage | SYS_CTL(VIN_TH_SEL)=0 | 4.5 | - | 5 | V | | 22 | VIN <sub>GOOD2</sub> | thresholds | SYS_CTL(VIN_TH_SEL)=1 | 7 | - | 7.5 | V | | 23 | VIN <sub>BAD2</sub> | | SYS_CTL(VIN_TH_SEL)=1 | 6.5 | - | 7 | ٧ | | 24 | VIN <sub>FASTSLOPE_H</sub> | VIN Thresholds used to | - | 9.3 | 9.8 | 10.3 | V | | 25 | VIN <sub>FASTSLOPE_L</sub> | change boost regulator | - | 9 | 9.5 | 10 | V | | 26 | VIN <sub>FASTSLOPE_HYS</sub> | transition time | - | 0.2 | 0.3 | 0.4 | V | | 27 | I <sub>LKG_VIN_OFF</sub> | VIN input leakage | Device OFF, VIN = 40V | -10 | - | 10 | μA | | 28 | I <sub>LKG_VIN_ON</sub> | VIIV IIIput leakage | Device ON, VIN = 12V | ı | - | 30 | mA | | 29 | $C_{VIN}$ | External VIN capacitor | - | 1 | - | i | - | | 30 | I <sub>LKG_VER_OFF</sub> | | Device OFF, VER = 40 V | -5 | - | 5 | μΑ | | 31 | I <sub>LKG_VER_ON_L</sub> | VER input leakage | Device ON<br>ERBOOST > VER | -5 | - | 5 | μA | | 32 | I <sub>LKG_VER_ON_H</sub> | | Device ON<br>ERBOOST < VER | - | - | 200 | μA | | 33 | V <sub>WD_OVERRIDE_th</sub> | WDT/TM threshold | - | 10 | 12 | 14 | V | | 34 | V <sub>WDTDIS_HYST</sub> | WDT/TM hysteresis | - | 0.2 | 0.4 | 0.5 | V | | 35 | I <sub>PD_WDTDIS</sub> | WDT/TM pull-down<br>Current | V <sub>WDTDIS</sub> ≤ 5 V | 20 | 45 | 70 | μA | | 36 | I <sub>LKG_BAT</sub> | Battery line Input<br>Leakage | Total leakage at RT from VIN,<br>VBATMON, ERBSTSW, ERBOOST,<br>BVDD5, VDD5, VDDQ, BVSUP,<br>VSUP<br>VBAT = 12 V<br>Guaranteed by design | - | - | 100 | μΑ | | 37 | Tj | Junction temperature | Design Info | - | - | 150 | °C | Table 14. Configuration and control AC specifications | No | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----|----------------------------|----------------------------------------------------|-----------|------|------|------|-------| | 1 | T <sub>FLT_VBATMONTH</sub> | VBATMON thresholds deglitch filter time | - | 26 | 30 | 34 | μs | | 2 | T <sub>FLT_VINTH</sub> | VIN thresholds deglitch filter time | - | 3 | 3.5 | 4 | μs | | 3 | T <sub>FLT_WAKEUP</sub> | Wakeup deglitch filter time | - | 0.95 | 1.05 | 1.15 | ms | | 4 | T <sub>LATCH_WAKEUP</sub> | Wakeup latch time | - | 9.7 | 10.8 | 11.9 | ms | | 5 | t <sub>don</sub> | Power-up delay time –<br>Wake-up to RESET released | - | - | - | 10 | ms | Table 15. Open ground detection DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|------------------------|------------------------|-----------|-----|-----|-----|------| | 1 | GNDA <sub>OPEN</sub> | GNDA threshold | GNDSUBx=0 | 100 | 200 | 300 | mV | | 2 | GNDD <sub>OPEN</sub> | GNDD threshold | GNDSUBx=0 | 100 | 200 | 300 | mV | | 3 | BSTGND <sub>OPEN</sub> | BSTGND threshold | GNDSUBx=0 | 100 | 200 | 300 | mV | | 4 | I <sub>PU_BSTGND</sub> | BSTGND pull-up current | - | 80 | 120 | 160 | μА | Table 16. Open ground detection AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-----------------------------|-----------------------------------------------|-----------|-----|-----|-----|------| | 1 | T <sub>FLT_GNDREFOPEN</sub> | GNDA and GNDD<br>Open Deglitch Filter<br>Time | - | 7 | 11 | 16 | μs | | 2 | T <sub>FLT_BSTGNDOPEN</sub> | BSTGND Latch Filter<br>Time | - | 1.9 | 2.3 | 2.7 | μs | # 16.2 Internal analog reference All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN $_{GOOD1}(max) \leq$ VIN $\leq$ 35 V. Table 17. Internal analog reference | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|----------------------------|--------------------------|-----------|-------|-----|-------|------| | 1 | V <sub>BG1</sub> | Bandgap reference | - | -1% | 1.2 | +1% | V | | 2 | $V_{BG2}$ | Bandgap monitor | - | -1% | 1.2 | +1% | ٧ | | 3 | V <sub>ADC_GROUND</sub> | ADC Ground reference | - | -3% | 103 | +3% | mV | | 4 | V <sub>ADC_FULLSCALE</sub> | ADC Full scale reference | - | -1.5% | 2.5 | +1.5% | V | Electrical characteristics L9678P, L9678P-S ## 16.3 Internal regulators All electrical characteristics are valid for the following conditions unless otherwise noted: -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35 V. Table 18. Internal regulators DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|------------------------|------------------------------|------|-----|------|------| | 1 | V <sub>OUT_VINT3V3</sub> | VINT3V3 output voltage | - | 3.14 | 3.3 | 3.46 | V | | 2 | V <sub>OV_VINT3V3</sub> | VINT3V3 over voltage | - | 3.47 | ı | 3.7 | V | | 3 | V <sub>UV_VINT3V3</sub> | VINT3V3 under voltage | - | 2.97 | ı | 3.13 | V | | 4 | $V_{OUT\_VDD}$ | VDD output voltage | - | 3.14 | 3.3 | 3.46 | V | | 5 | I <sub>OUT_VDD</sub> | VDD current capability | External Load is not allowed | - | - | 50 | mA | | 6 | I <sub>LIM_VDD</sub> | VDD current limit | - | 80 | - | - | mA | | 7 | V <sub>OV_VDD</sub> | VDD over voltage | - | 3.47 | - | 3.7 | V | | 8 | V <sub>UV_VDD</sub> | VDD under voltage | - | 2.7 | - | 2.9 | V | | 9 | $C_VDD$ | VDD output capacitance | Design Info | 60 | 100 | 140 | nF | Table 19. Internal regulators AC specifications | N° | Symbol | Parameter | Condition | Min | Тур. | Max | Unit | |----|------------------------------|--------------------------------------------|-----------|-----|------|-----|------| | 1 | T <sub>FLT_VINT_VDD_OV</sub> | Internal regulator OV Deglitch filter time | - | 7 | 11 | 16 | μs | | 2 | T <sub>FLT_VINT_VDD_UV</sub> | Internal regulator UV Deglitch filter time | - | 7 | 11 | 16 | V | ### 16.4 Oscillators All electrical characteristics are valid for the following conditions unless otherwise noted. -40 $^{\circ}$ C $\leq$ Ta $\leq$ +95 $^{\circ}$ C, 3.14 $\leq$ CVDD $\leq$ 3.46. Table 20. Oscillators AC specifications | No | Symbol | Parameter | Conditions / Comments | Min | Тур | Max | Unit | |----|----------------------|--------------------------------------|----------------------------------------|-------|-----------------------------------|-----------|------| | 1 | f <sub>OSC</sub> | Main oscillator average frequency | - | 15.2 | 16 | 16.8 | MHz | | 2 | f <sub>MOD_OSC</sub> | Main oscillator modulation frequency | SPI_CLK_CNF(MAIN_SS_DIS=0) Design Info | - | f <sub>OSC</sub><br>128 | - | MHz | | 3 | I <sub>MOD_OSC</sub> | Main oscillator modulation index | SPI_CLK_CNF(MAIN_SS_DIS=0) | 3 | 4 | 5 | % | | 4 | f <sub>AUX</sub> | Aux oscillator average frequency | - | 7.125 | 7.5 | 7.87<br>5 | MHz | | 5 | f <sub>MOD_AUX</sub> | Aux oscillator modulation frequency | SPI_CLK_CNF(AUX_SS_DIS=0) Design Info | - | $\frac{f_{\text{OSC\_AUX}}}{128}$ | - | MHz | L9678P, L9678P-S Electrical characteristics Table 20. Oscillators AC specifications (continued) | No | Symbol | Parameter | Conditions / Comments | Min | Тур | Max | Unit | |----|-------------------------|---------------------------------------------------------|---------------------------|-----|---------------------------------|-----|------| | 6 | I <sub>MOD_AUX</sub> | Aux oscillator modulation index | SPI_CLK_CNF(AUX_SS_DIS=0) | 3 | 4 | 5 | % | | 7 | f <sub>OSC_LOW_TH</sub> | Main oscillator Low<br>Frequency Detection<br>Threshold | - | - | $\frac{128}{174} \cdot f_{AUX}$ | - | MHz | # 16.5 Watchdog All electrical characteristics are valid for the following conditions unless otherwise noted: -40 °C $\leq$ Ta $\leq$ +95 °C,VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35 V Table 21. Temporal watchdog timer AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-----------------------|---------------------------------|-----------|-----|-----|------|------| | 1 | Turper Time out | Temporal watchdog | _ | - | - | 2.00 | ms | | | WDT1_TIMEOUT | timeout | | 1 | ı | 16.3 | ms | | 2 | T <sub>WDT1_RST</sub> | Temporal Watchdog<br>Reset Time | - | 0.9 | - | 1.1 | ms | ### 16.6 Reset All electrical characteristics are valid for the following conditions unless otherwise noted: -40 °C $\leq$ Ta $\leq$ +95 °C; $VIN_{GOOD1}(max_1) \leq VIN \leq$ 35 V, $VDDx(min) \leq VDDx \leq VDDx(max)$ , VDDQ = VDD5 or VDD3V3 Table 22. Reset DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-----------------------|----------------------------|-----------------------------|--------------|-----|------|------| | 1 | V <sub>OH_RESET</sub> | RESET output voltage | I <sub>LOAD</sub> = -0.5 mA | VDDQ<br>-0.6 | - | VDDQ | V | | 2 | V <sub>OL_RESET</sub> | | I <sub>LOAD</sub> = 2.0 mA | 0 | ı | 0.4 | V | | 3 | R <sub>PD_RESET</sub> | RESET pull down resistance | RESET=VDDQ, Device OFF | 65 | 100 | 135 | kΩ | Table 23. Reset AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|-----------------|--------------------|------|-----|------|------| | 1 | T <sub>RISE_RESET</sub> | Rise Time | 80pF load, 20%-80% | - | - | 1.00 | μs | | 2 | T <sub>FALL_RESET</sub> | Fall Time | 80pF load, 20%-80% | - | - | 1.00 | μs | | 3 | T <sub>HOLD_RESET</sub> | Reset Hold Time | - | 0.45 | 0.5 | 0.55 | ms | Electrical characteristics L9678P, L9678P-S ## 16.7 SPI interface All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35 V, VDDx(min) $\leq$ VDDx $\leq$ VDDx(max) VDDQ = VDD5 or VDD3V3. **Table 24. SPI DC specifications** | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-----------------------|------------------------------------|-----------------------------|--------------|-----|------|------| | 1 | $V_{IH\_CS}$ | SPI_CS high level input voltage | - | 2 | - | - | V | | 2 | V <sub>IL_CS</sub> | SPI_CS low level input voltage | - | - | - | 0.8 | V | | 3 | I <sub>PU_CS</sub> | SPI_CS pull up current | SPI_CS = 0 V | -70 | -45 | -20 | μA | | 4 | V <sub>IH_MOSI</sub> | MOSI high level input voltage | - | 2 | - | - | V | | 5 | V <sub>IL_MOSI</sub> | MOSI low level input voltage | - | - | - | 0.8 | V | | 6 | I <sub>PD_MOSI</sub> | SPI_MOSI pull down current | SPI_MOSI = VDDQ | 20 | 45 | 70 | μΑ | | 7 | V <sub>IH_SCK</sub> | SCK high level input voltage | - | 2 | - | - | V | | 8 | V <sub>IL_SCK</sub> | SCK low level input voltage | - | - | - | 0.8 | V | | 9 | I <sub>PD_SCK</sub> | SPI_SCK pull down current | SPI_SCK = VDDQ | 20 | 45 | 70 | μΑ | | 10 | V <sub>OH_MISO</sub> | SPI_MISO high level output voltage | I <sub>LOAD</sub> = -800 μA | VDDQ<br>-0.5 | - | VDDQ | V | | 11 | V <sub>OL_MISO</sub> | SPI_MISO low level output voltage | I <sub>LOAD</sub> = 2.0 mA | - | - | 0.4 | V | | 12 | V <sub>IH_MISO</sub> | SPI_MISO high level input voltage | - | 2 | - | - | V | | 13 | V <sub>IL_MISO</sub> | SPI_MISO low level input voltage | - | - | - | 0.8 | V | | 14 | I <sub>LKG_MISO</sub> | SPI_MISO tri-state leakage | SPI_MISO= VDDQ or 0 V | -10 | - | 10 | μΑ | Table 25. SPI AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|----------------------------------------------|------------|-------|-----|------|------| | 1 | F <sub>SCLK</sub> | SPI Transfer Frequency | - | - | 8 | 8.08 | MHz | | 2 | T <sub>SCLK</sub> | SCLK_x Period (2) <sup>(1)</sup> | - | 123.8 | - | - | ns | | 3 | T <sub>LEAD</sub> | Enable Lead Time (3) <sup>(1)</sup> | - | 250 | - | - | ns | | 4 | T <sub>LAG</sub> | Enable Lag Time (4) <sup>(1)</sup> | - | 50 | - | - | ns | | 5 | T <sub>HIGH_SCLK</sub> | SCLK_x High Time (5) <sup>(1)</sup> | - | 50 | - | - | ns | | 6 | T <sub>LOW_SCLK</sub> | SCLK_x Low Time (6) <sup>(1)</sup> | - | 50 | - | - | ns | | 7 | T <sub>SETUP_MOSI</sub> | MOSI_x Input Setup Time (7) <sup>(1)</sup> | - | 20 | - | - | ns | | 8 | T <sub>HOLD_MOSI</sub> | MOSI_x Input Hold Time (8) <sup>(1)</sup> | - | 20 | - | - | ns | | 9 | T <sub>ACC_MISO</sub> | MISO_x Access Time (9) <sup>(1)</sup> | 80 pF load | - | - | 60 | ns | | 10 | T <sub>DIS_MISO</sub> | MISO_x Disable Time (10) <sup>(1)</sup> | 80 pF load | - | - | 100 | ns | | 11 | T <sub>VALID_MISO</sub> | MISO_x Output Valid Time (11) <sup>(1)</sup> | 80 pF load | - | - | 30 | ns | | 12 | T <sub>HOLD_MISO</sub> | MISO_x Output Hold Time (12) <sup>(1)</sup> | - | 0 | - | - | ns | | 13 | T <sub>HOLD_SCLK</sub> | SCLK_x Hold Time (13) <sup>(1)</sup> | - | 20 | | | ns | | 14 | T <sub>FLT_CS</sub> | CS_x noise glitch rejection time | - | 50 | | 300 | ns | | 15 | T <sub>NODATA</sub> | SPI Interframe Time (15) <sup>(1)</sup> | - | 400 | - | - | ns | | 16 | T <sub>SETUP_MISO</sub> | MISO Input Setup Time (7) <sup>(1)</sup> | - | 20 | - | - | ns | | 17 | T <sub>HOLD_MISO</sub> | MISO Input Hold Time (8)(1) | - | 20 | - | - | ns | <sup>1.</sup> Refer to the *Figure 59* for details. Note: All timing is shown with respect to 10% and 90% of the actual delivered VDDQ voltage. Electrical characteristics L9678P, L9678P-S ## 16.8 ER boost All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 18 V. Table 26. ER Boost converter DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|------|-----|------| | 1 | V | Poort output voltage | Across all line and I <sub>O_BST</sub> load (steady state) ERBST33V=0 Test conditions: I <sub>O_BST</sub> = 0.1 & 40mA | 22.4 | 23.8 | 25 | V | | 2 | Vo_erbst | Boost output voltage | Across all line and I <sub>O_BST</sub> load (steady state) ERBST33V=1 Test conditions: I <sub>O_BST</sub> = 0.1 & 20mA | 31.4 | 33 | 35 | V | | 3 | 1 | Roost output current | BST33V = 0 | 0.1 | - | 60 | mA | | 4 | I <sub>O_ERBST</sub> | Boost output current | BST33V = 1 | 0.1 | - | 40 | mA | | 5 | dV <sub>SR_ac</sub> | Line transient response | All line, load; dt=100us;<br>BST33V = 0/1<br>Design Info | -8% | - | 8% | % | | 6 | $dV_{LR_{ac}}$ | Load transient response | All line, load; dt=100us;<br>BST33V = 0/1<br>Design Info | -8% | - | 8% | % | | 7 | R <sub>DSON_ERBST</sub> | Power switch resistance | - | - | - | 1 | Ω | | 8 | I <sub>OC_ERBST</sub> | Over current detection | - | 550 | - | 800 | mA | | 9 | I <sub>LKG_ERBST</sub> | ERBOOST leakage current | ERBOOST=40V<br>Device off | - | ı | 5 | μΑ | | 10 | V | ERBOOST voltage | BST33V = 0 | 18 | 20 | 22 | V | | 11 | V <sub>ERBST_OK</sub> | threshold | BST33V = 1 | 26 | 28 | 30 | V | | 12 | V | ERBOOST Over Voltage | BST33V = 0 | 22.6 | | 25 | V | | 13 | V <sub>ERBST_OV</sub> | threshold | BST33V = 1 | 31.65 | | 35 | V | | 14 | V <sub>ERBST_DIS_TH</sub> | Voltage difference<br>between VIN and<br>ERBOOST to deactivate<br>the ER Boost regulator | VIN – ERBOOST | 1.6 | 2.2 | 2.5 | V | | 15 | V <sub>CLAMP_EN_TH</sub> | Voltage difference<br>between ERBSTSW and<br>ERBOOST to activate<br>the ER Boost CLAMP | ERBSTSW – ERBOOST | 1.6 | 2.2 | 2.5 | V | | 16 | T <sub>JSD_ERBST</sub> | Thermal shutdown | - | 150 | 175 | 190 | °C | | 17 | T <sub>HYS_TSDERBST</sub> | mornial shataown | - | 5 | 10 | 15 | °C | Table 27. ER boost converter AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------|------| | 1 | F <sub>SW_ERBST</sub> | ERBOOST switching frequency | - | 1.8 | 1.882 | 2.0 | MHz | | 2 | T <sub>RISE_ERBSTSW_</sub> SLOW<br>T <sub>FALL_ERBSTSW_</sub> SLOW | ERBSTSW transition time | 10% to 90% voltage on<br>ERBSTSW<br>VIN ≥ VIN <sub>FASTSLOPE_L</sub> =<br>10.3 V<br>Iload = 60mA<br>ERboost settings 23 V<br>Guaranteed by design | 10<br>15 | - | 25<br>35 | ns | | 3 | T <sub>RISE_ERBSTSW_FAST</sub><br>T <sub>FALL_ERBSTSW_FAST</sub> | RBSTSW transition time 10' ER VII 9 \ Illoa ER Gu | 10% to 90% voltage on<br>ERBSTSW<br>VIN ≤ VIN <sub>FASTSLOPE</sub> H=<br>9 V<br>Iload=60mA<br>ERboost settings 23 V<br>Guaranteed by design | 10 | - | 25 | ns | | 4 | T <sub>ON_ERBST</sub> | ERBOOST charge-up time | $C_{ERBOOST}$ = 2.2 $\mu$ F,<br>Vin =12V, $I_{O\_ERBST}$ =<br>5mA<br>BST33V = 1<br>Measured from CS edge<br>to $V_{O\_ERBST}$ (min) | - | - | 5 | ms | | 5 | T <sub>FLT_TSD_ERBST</sub> | Thermal shutdown filter time | - | | - | 10 | μs | Table 28. ER boost converter external components (Design Info) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|-------------------------------------------------------|--------------------------------------------------|-----|-----|------|------| | 1 | L <sub>ERBST</sub> | Inductance | - | 8 | 10 | ı | μΗ | | 2 | ESL <sub>ERBST</sub> | Inductance resistance | - | | - | 0.1 | Ω | | 3 | C <sub>BLK_ERBST</sub> | Output bulk capacitance to ensure regulator stability | Min capacitance value including derating factors | 1 | 2.2 | | μF | | 4 | ESR <sub>CBLK_ERBST</sub> | Bulk capacitor ESR | - | ı | ı | 0.1 | Ω | | 5 | V <sub>FSTR_ERBST</sub> | Steering diode forward voltage | I <sub>F</sub> =100 mA | - | - | 0.85 | ٧ | | 6 | I <sub>LKGSTR_ERBST</sub> | Steering diode reverse leakage | Ta = 95 °C | - | - | 100 | μΑ | Electrical characteristics L9678P, L9678P-S # 16.9 ER charge All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35 V, 8 V $\leq$ ERBOOST. Table 29. ER current generator DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|----------------------------|----------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------| | 1 | I <sub>ER_CHARGE</sub> | ER charge current | ERBOOST – VER ≥ 3 V | -33 | -30 | -27 | mA | | 2 | R <sub>DSON_ERCHARGE</sub> | ER charge power resistance | (V <sub>ERBOOST</sub> - V <sub>VER</sub> ) / I <sub>VER</sub><br>I <sub>VER</sub> = 10mA | - | - | 22 | Ω | Table 30. ER current generator AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-----------------------|-----------|--------------------------------------------------------------|-----|-----|-----|------| | 1 | T <sub>ON_ERCAP</sub> | | C <sub>VER</sub> ≤ 4.7mF nominal,<br>BST33V = 0; Design Info | - | - | 6 | s | ## 16.10 ER switch All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN $_{GOOD1}$ (max) $\leq$ VIN $\leq$ 35 V. Table 31. ER switch DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|-------------------------|-----------------------------|-----|-----|-----|------| | 1 | R <sub>DSON ERSW</sub> | Power switch resistance | I <sub>LIM,ERSW</sub> (min) | 0.5 | - | 3 | Ω | | 2 | I <sub>LIM,ERSW</sub> | ER switch current limit | - | 400 | - | 600 | mA | | 3 | T <sub>JSD_ERSW</sub> | Thermal shutdown | - | 150 | 175 | 190 | °C | | 4 | T <sub>HYS_TSDERSW</sub> | nermai snutdown | - | 5 | 10 | 15 | °C | Table 32. ER switch AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|-----------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|------| | 1 | T <sub>ON_ERSW</sub> | ER turn-on time (time to reach either R <sub>DSON_ERSW</sub> or I <sub>LIM_ERSW</sub> ) | C <sub>VIN</sub> = 10µF | 1 | 1 | 5 | μs | | 2 | T <sub>FLT_TSD_ERSW</sub> | Thermal shutdown filter time | - | ı | ı | 10 | μs | | 3 | T <sub>BLK_ERSW</sub> | ER switch activation blanking time after thermal shutdown | - | - | 1 | - | ms | ### **16.11 COVRACT** All electrical characteristics are valid for the following conditions unless otherwise noted: -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35 V, VDDx(min) $\leq$ VDDx $\leq$ VDDx(max), VDDQ = VDD5 or VDD3V3 **Table 33. COVRACT DC Specifications** | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|------------------------|-----------------------------|--------------|-----|------|------| | 1 | V <sub>OH_COVRACT</sub> | COVRACT output voltage | I <sub>LOAD</sub> = -0.5 mA | VDDQ<br>-0.6 | 1 | VDDQ | V | | 2 | V <sub>OL_COVRACT</sub> | | I <sub>LOAD</sub> = 2.0 mA | 0 | - | 0.4 | V | #### Table 34. COVRACT AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|-----------|--------------------|-----|-----|-----|------| | 1 | T <sub>RISE_COVRACT</sub> | Rise time | 80pF load, 20%-80% | - | - | 0.5 | μs | | 2 | T <sub>FALL_COVRACT</sub> | Fall time | 80pF load, 20%-80% | - | - | 0.5 | μs | ## 16.12 VDD5 regulator All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35 V. Table 35. VDD5 regulator DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|----------------------------------------|-----------------------------------------------------------------------------|------|-----|------|------| | 1 | V <sub>O_VDD5</sub> | Output voltage | Across all line and load, steady state | 4.85 | 5 | 5.15 | V | | 2 | I <sub>O_BVDD5</sub> | Base driver current limit | VDD5 > VDD5 <sub>UVL</sub> | 4 | 7 | 10 | mA | | 3 | I <sub>O_BVDD5_LOW</sub> | Base driver current limit<br>Low level | VDD5 < VDD5 <sub>UVL</sub> | 2 | - | 5 | mA | | 4 | I <sub>O_VDD5</sub> | Output load current | - | 0.5 | - | 200 | mA | | 5 | dV <sub>SR_ac</sub> | Line transient response | All load I <sub>O_VDD5</sub> ;<br>VIN=6V to 18V @ dt = 1 μs;<br>Design Info | 4.5 | - | 5.5 | V | | 6 | dV <sub>LR_ac</sub> | Load transient response | All line; I <sub>O_VDD5</sub> = 1mA to 100mA @dt = 1 μs; Design Info | 4.5 | - | 5.5 | V | | 7 | I <sub>OF_VDD5</sub> | Open feedback current on VDD5 | Active only during VDD5_rampup state | 55 | 80 | 105 | μА | | 8 | VDD5 <sub>OV</sub> | Over voltage detection | - | 5.2 | - | 5.50 | V | ### Table 35. VDD5 regulator DC specifications (continued) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------|-----------------------------------|-----------|-----|-----|-----|------| | 9 | VDD5 <sub>UV</sub> | Under voltage detection | - | 4.5 | - | 4.8 | V | | 10 | VDD5 <sub>UVL</sub> | Under voltage detection low level | - | 1.8 | 2 | 2.2 | V | ### Table 36. VDD5 regulator AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|--------------------------------------------------|-----------------|-----|-----|-----|------| | 1 | T <sub>SOFTST_VDD5</sub> | Soft start time | From 10% to 90% | 1 | 2 | 3 | ms | | 2 | T <sub>FLT_VDD5OV</sub> | Over voltage detection deglitch filter time | - | 27 | 30 | 33 | μs | | 3 | T <sub>FLT_VDD5UV</sub> | Under voltage<br>detection deglitch filter time | - | 27 | 30 | 33 | μs | | 4 | T <sub>FLT_VDD5UVL</sub> | Under voltage low detection deglitch filter time | - | 1.5 | 2 | 2.5 | μs | ### Table 37. VDD5 regulator external components (Design Info) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|----------------------------------------------------------|-------------------|-----|-----|-----|------| | 1 | h <sub>FE_PNP</sub> | Output transistor gain | - | 50 | 250 | 500 | A/A | | 2 | F <sub>t_PNP</sub> | Output transistor transit frequency | - | 30 | - | - | MHz | | 3 | R <sub>VDD5BE</sub> | Output transistor base-<br>emitter<br>Pull-up resistance | - | - | 3 | - | kΩ | | 4 | C <sub>BLK_VDD5</sub> | Output bulk capacitance | Min 4.7µF nominal | 3 | ı | 30 | μF | | 5 | ESR <sub>CBLK_VDD5</sub> | Bulk capacitor ESR | - | - | - | 50 | mΩ | ## 16.13 VDD3V3 regulator All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VDD5(min) $\leq$ VDD5. Table 38. VDD3V3 regulator DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|--------------------------------|---------------------------------------------------------------------------------|------|-----|------|------| | 1 | V <sub>O_VDD3V3</sub> | Output voltage | Across all line and load, steady state | 3.2 | 3.3 | 3.4 | V | | 2 | I <sub>O_VDD3V3</sub> | Output load current capability | - | 0.5 | - | 125 | mA | | 3 | I <sub>O_LIM_VDD3V3</sub> | Output load current limit | - | 150 | - | - | mA | | 6 | dV <sub>SR_ac</sub> | Line transient response | All load IO_VDD3V3;<br>VIN = 6 V to 18 V @ dt = 1 μs;<br>Guaranteed by design | 3 | - | 3.6 | ٧ | | 7 | dV <sub>LR_ac</sub> | Load transient response | All line; I <sub>O_VDD3V3</sub> = 1mA to 100mA @dt = 1 µs; Guaranteed by design | 3 | - | 3.6 | V | | 4 | VDD3V3 <sub>OV</sub> | Over-voltage threshold | - | 3.43 | - | 3.6 | V | | 5 | VDD3V3 <sub>UV</sub> | Under voltage reset threshold | - | 3 | - | 3.17 | V | #### Table 39. VDD3V3 regulator AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|-------------------------------------------------|-----------------|-----|-----|-----|------| | 1 | T <sub>SOFTST_VDD3</sub> | Soft start time | From 10% to 90% | 1 | 2 | 3 | ms | | 2 | T <sub>FLT_VDD3OV</sub> | Over voltage detection deglitch filter time | - | 27 | 30 | 33 | μs | | 3 | T <sub>FLT_VDD3UV</sub> | Under voltage<br>detection deglitch filter time | - | 27 | 30 | 33 | μs | #### Table 40. VDD3V3 regulator external components (design info) | | | | | | , | | | |----|--------------------------|-------------------------|-------------------|-----|-----|-----|------| | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | 1 | C <sub>BLK_VDD3</sub> | Output bulk capacitance | Min 4.7μF nominal | 3 | - | 30 | μF | | 2 | ESR <sub>CBLK_VDD3</sub> | Bulk capacitor ESR | - | - | - | 50 | mΩ | ## 16.14 VSUP regulator All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD2</sub>(max) $\leq$ VIN $\leq$ 35 V. Table 41, VSUP regulator DC specifications | | Table 411 Co. Togalator De opcomoutions | | | | | | | | | | |----|-----------------------------------------|---------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--| | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | | | | 1 | V <sub>O_VSUP</sub> | Output voltage | Across all line and load, steady state | 6.5 | 6.8 | 7.1 | V | | | | | 2 | I <sub>O_BVSUP</sub> | Base driver current limit | - | 4 | 7 | 10 | mA | | | | | 3 | I <sub>O_VSUP</sub> | Output load current | - | 0.5 | | 200 | mA | | | | | 4 | $dV_{SR\_ac}$ | Line transient response | All load I <sub>O_VDD5</sub> ;<br>VIN = 6 V to 18 V @ dt = 1 μs;<br>Design Info | 6.2 | | 7.4 | ٧ | | | | | 5 | dV <sub>LR_ac</sub> | Load transient response | All line; I <sub>O_VDD5</sub> = 1mA to 100mA @dt = 1µs; Design Info | 6.2 | | 7.4 | V | | | | | 6 | VSUP <sub>OV</sub> | Over voltage detection | - | 7.6 | | 8 | V | | | | | 7 | VSUP <sub>UV</sub> | Under voltage detection | - | 1.8 | 2 | 2.2 | V | | | | #### Table 42. VSUP AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|---------------------------------------|-----------------|-----|-----|-----|------| | 1 | T <sub>SOFTST_VSUP</sub> | Soft start time | From 10% to 90% | 1 | 2 | 3 | ms | | 2 | T <sub>FLT_VSUPOV</sub> | Over voltage deglitch filter time | - | 27 | 30 | 33 | μs | | 3 | T <sub>FLT_VSUPUV</sub> | Under voltage<br>deglitch filter time | - | 27 | 30 | 33 | μs | #### Table 43. VSUP regulator external components (Design Info) | N° | Symbol | Component | Conditions | Min | Тур | Max | Unit | |----|--------------------------|----------------------------------------------------------|-------------------|-----|-----|-----|------| | 1 | h <sub>FE_PNP</sub> | Output transistor gain | - | 50 | 250 | 500 | A/A | | 2 | F <sub>t_PNP</sub> | Output transistor transit frequency | - | 30 | - | - | MHz | | 3 | R <sub>VSUPBE</sub> | Output transistor Base-<br>Emitter<br>Pull-up Resistance | - | - | 3 | 1 | kΩ | | 4 | C <sub>BLK_VSUP</sub> | Output Bulk Capacitance | Min 4.7μF nominal | 3 | - | 30 | μF | | 5 | ESR <sub>CBLK_VSUP</sub> | Bulk Capacitor ESR | - | ı | - | 50 | mΩ | 184/211 DS11626 Rev 6 ## 16.15 VSF regulator All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35 V, VSF + 2V $\leq$ ERBOOST Table 44. VSF regulator DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | 1 | VSF | Output voltage | All line, load, I <sub>O_VSF</sub> up to 6 mA<br>SYS_CFG(VSF_V)= 0 | 18 | 20 | 22 | V | | 2 | VOF | Output voltage | All line, load, I <sub>O_VSF</sub> up to 6 mA<br>BST33V = 1, SYS_CFG(VSF_V)= 1 | 23 | 25 | 27 | ٧ | | 3 | I <sub>LIM_VSF</sub> | Output load current limit | Test conditions: VSF = 0 | 7 | 10 | 13 | mA | | 4 | V <sub>DO_VSF</sub> | Drop-out voltage | V(ERBOOST-VSF) | - | - | 2 | V | | 5 | C <sub>VSF</sub> | Output capacitance | Design Info. | 2.9 | - | 14 | nF | | 6 | I <sub>LKG_VSF_OFF</sub> | VSF input leakage | Device OFF | -5 | | 5 | μA | | 7 | R <sub>PD_VSF</sub> | VSF pull-down resistance | Device ON VSF regulator OFF or ON 1.5V <vsf<25v condition:="" test="" vsf="25V&lt;/td"><td>60</td><td>125</td><td>188</td><td>kΩ</td></vsf<25v> | 60 | 125 | 188 | kΩ | | 8 | I <sub>PD_VSF</sub> | VSF pull-down current | Device ON<br>VSF regulator ON<br>Design Info | 34 | 40 | 46 | μA | | 9 | I <sub>PD_VSF_TOT</sub> | VSF total pull-down current | IPD_VSF_TOT = IPD_VSF + RPD_VSF Device ON VSF regulator ON Test conditions: - VSF = 25V - SYS_CGF(VSF_V)= 0 | 166 | 230 | 462 | μΑ | #### Table 45. VSF regulator AC specifications | N | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---|---------------------|------------------|------------------------------------------------------------------------------------|-----|-----|-----|------| | 1 | T <sub>ON,VSF</sub> | VSF turn on time | CVSF = 14 nF and IO_VSF=0 Measured from VSF_EN = 1 to VSF inside regulation limits | - | - | 100 | μs | ## 16.16 Deployment drivers All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35 V, 6 V $\leq$ SSxy $\leq$ 35 V, SSxy - SFx $\leq$ 25 V. Table 46. Deployment drivers - DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | 1 | I <sub>DEPL_LO</sub> | Deployment | R = 2 ohms Considering 9mA as not detected leakage with a 1kOhm equivalent resistance from SFx to GND | 1.33 | 1.4 | 1.55 | А | | 2 | I <sub>DEPL_</sub> HI | current | R = 2 ohms, 9 V $\leq$ SSxy<br>Considering 13.5 mA as not<br>detected leakage with a 1 k $\Omega$<br>equivalent resistance from SFx<br>to GND, Not available with $t_{depl}$<br>= 2 ms selection | 1.94 | 1.99 | 2.2 | Α | | 3 | I <sub>OC_SR</sub> | Low side over current detection | - | 2.2 | 3.1 | 4 | Α | | 4 | I <sub>LIM_SR</sub> | Low side current limitation | - | 2.2 | 3.1 | 4 | Α | | 5 | $\Delta I_{LIM\_OC\_SR}$ | Difference<br>between current<br>limitation and OC<br>threshold | I <sub>LIM_SR</sub> - I <sub>OC_SR</sub> | 0.1 | - | - | А | | 6 | R <sub>DSONT</sub> | Total high and low side MOS on resistance | Ta = 95 °C | - | - | 2 | Ω | | 7 | I <sub>RV_SF</sub> | Reverse current on SFx | Without device malfunction <sup>(1)</sup> Not to be tested in series production | - | - | -100 | mA | | 8 | I <sub>LKG_SS_OFF</sub> | | Device OFF<br>SSxy ≤ 35V<br>SFx = SFy = 0 | -10 | - | 10 | μΑ | | 9 | I <sub>LKG_SS_ON</sub> | SSxy leakage<br>current | Device ON<br>SSxy ≤ 35V<br>SFx = 0 | 46 | 66 | 86 | μΑ | | 10 | I <sub>LKG_SS_CH_ARMED</sub> | | Device ON One channel armed SSxy ≤ 35V SFx = 0 | 410 | 490 | 570 | μА | Table 46. Deployment drivers - DC specifications (continued) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|----------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------|-------|-----|-------|------| | 11 | I <sub>LKG_SF_ON</sub> | -SF leakage | Device ON,<br>VRESDIAG = VSSxy = 35 V,<br>SFx = 0V-35 V | -50 | - | 50 | μΑ | | 12 | I <sub>LKG_SF_OFF</sub> | current | Device OFF,<br>VRESDIAG = open, VSSxy =<br>open but all SSxy pins<br>connected, SEx = 0 V - 35 V | -50 | - | 50 | μΑ | | 13 | I <sub>LKG_SR_ON</sub> | - SR leakage | Device ON,<br>VRESDIAG = VSSxy = 35 V,<br>SFx = 0V-35 V | - | - | 50 | μA | | 14 | I <sub>LKG_SR_OFF</sub> | current | Device OFF,<br>VRESDIAG = open,<br>VSSxy = open but all SSxy pins<br>connected, SEx = 0 V - 35 V | - | - | 50 | μА | | 15 | L <sub>DEPL</sub> | Load Inductance | Maximum load inductance<br>Design Information <sup>(2)</sup> | 0 | - | 60 | μH | | 16 | $C_{SFx}$ | Load | Maximum capacitance to GND | 13 | - | 455 | nF | | 17 | C <sub>SRx</sub> | capacitance | Design Information | 13 | - | 455 | nF | | 18 | C <sub>SSxy</sub> | SSxy<br>capacitance | Maximum capacitance to GND connected directly to SSxy pin Design Information | - | - | 10 | nF | | 19 | R <sub>SFLx</sub> | Load Impedance | Design Information | - | - | 6.5 | Ω | | 20 | - | Wire Length | Squib/pyroswitch Loops<br>containing a clockspring shall be<br>limited to a maximum length of<br>3m | 1 | - | 10 | m | | 21 | R <sub>Wirex</sub> | Wire resistance | Design information | 16.8 | - | 63.4 | mΩ/m | | 22 | L <sub>Wirex</sub> | Wire Inductance | Design Information | 0.6 | - | 1.8 | μH/m | | 23 | R <sub>CSx</sub> | Clock spring resistance | Maximum number of clock springs is 3 for any IC Design Information | 0 | - | 0.7 | Ω | | 24 | L <sub>CSx</sub> | Clock spring inductance | Design Information | 0 | - | 42.9 | μH | | 25 | k <sub>L_CS1 - L_CS2</sub> | Clocks pring coupling | Design Information | 0.739 | - | 0.903 | - | | 26 | L <sub>EMI</sub> | Squib/pyroswitch<br>EMI protection | Design Information | 0 | - | 7.7 | μH | <sup>1.</sup> In case of an unsupplied device and shorted deployment pins (e.g. to battery voltage), the dynamic reverse current through the high side power stage depends on CSSxy. - 2. LDEPL could be calculated in the following way: - Non-ClockSpring Loops $L_{DEPL(max)}$ = LWire(10m\*2) + $L_{EMI}$ = (3.6 $\mu$ H/m \* 10m) + 7.7 $\mu$ H = 43.7 $\mu$ H $- ClockSpring\ Loops \\ L_{DEPL(max)} = L_{Wire}(3m^*2) + L_{CSx} + L_{EMI} = (3.6\mu H/m * 3m) + [42.9\ \mu H * (1 - 0.739)] + 7.7\ \mu H = 29.7\ \mu H$ - ClockSpring Loops with short to ground $L_{DEPL(max)}$ = $L_{Wire}(3m)$ + $L_{CSx}$ + $L_{EMI}$ = (1.8µH/m \* 3m) + 42.9µH + 7.7µH = 56 µH. Figure 60. Deployment drivers diagram Table 47. Deployment drivers - AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|-------|------| | 1 | T <sub>DEPL_LO</sub> | | 1.209 A rising to 1.209 A falling | 2 | - | 2.268 | ms | | 2 | т | Deployment time | 1.764 A rising to 1.764 A | 0.7 | - | 0.832 | ms | | 3 | T <sub>DEPL_HI</sub> | | falling | 0.5 | - | 0.613 | ms | | 4 | T <sub>DEP_RES</sub> | Deployment current counter resolution | - | 0 | - | 16 | μs | | 5 | T <sub>RISE_IDEPL</sub> | Rise time<br>10% - 90% of I <sub>DEPL</sub> | | - | - | 32 | μs | | 6 | T <sub>DEL_IDEP</sub> | Delay time<br>SPI_CS to 90% I <sub>DEPL</sub> | SSxy = 25 V; R <sub>SQ</sub> = 2.2 Ω,<br>C = 22 nF, L = 44 μH | - | - | 65 | μs | | 7 | T <sub>FALL_IDEPL</sub> | Fall time<br>90% - 10% I <sub>DEPL</sub> | | - | - | 32 | μs | | 8 | T <sub>DEL_SD-LS</sub> | Low-side shutdown delay time<br>(with respect to high-side<br>deactivation) | - | 50 | - | - | μs | 188/211 DS11626 Rev 6 N° **Symbol** Unit **Parameter** Condition Min Тур Max Low-side overcurrent to low-side 9 deactivation deglitch time in short 80 100 120 μs T<sub>FLT\_LIM\_LS</sub> to battery condition Low-side overcurrent to high-side deactivation deglitch time in case 10 T<sub>OFF\_OS\_HS</sub> 20 μs of intermittent open squib/pyroswitch condition High-side off time in case of intermittent open squib/pyroswitch 11 4 12 μs T<sub>OFF\_OS\_HS</sub> condition Table 47. Deployment drivers - AC specifications (continued) ## 16.17 Squib/pyroswitch diagnostic #### 16.17.1 Squib/pyroswitch resistance measurement All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN $_{GOOD1}$ (max) $\leq$ VIN $\leq$ 35 V, 6 V $\leq$ SSxy $\leq$ 35 V; 7V $\leq$ VRESDIAG $\leq$ 35V. Table 48. Deployment drivers diagnostics (Squib/pyroswitch resistance) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----|------|------| | 1 | R <sub>SQ_RANGE_1</sub> | Squib/pyroswitch<br>Resistance Range 1 | LPDIAGREQ(ISRC_CURR_SEL)= 0 | 0 | - | 10 | Ω | | 2 | R <sub>SQ_RANGE_2</sub> | Squib/pyroswitch<br>Resistance Range 2 | LPDIAGREQ(ISRC_CURR_SEL)= 1 | 0 | - | 50 | Ω | | 3 | G <sub>RSQ</sub> | Squib/pyroswitch<br>resistance<br>measurement<br>differential amplifier<br>gain | - | -2% | 5.2 | +2% | V/V | | 4 | V <sub>OFF_RSQ</sub> | Squib/pyroswitch Resistance Measurement Differential Amplifier Output Offset | $V_{OUT\_RSQ} = G_{RSQ} \times (V_{SF} - V_{SR}) + V_{off\_RSQ}$ | 200 | - | 400 | mV | | 5 | I <sub>SRC_HI_SF</sub><br>I <sub>SRC_HI_SR</sub> | Squib/pyroswitch resistance measurement high current source | $R_{SQ\_RANGE}$ = 1 $\Omega$ to 10 $\Omega$<br>LPDIAGREQ(ISRC_CURR_SEL) = 0<br>LPDIAGREQ(ISRC) = "01" or "10" | -5% | 40 | +5% | mA | | 6 | I <sub>SRC_LO_SF</sub><br>I <sub>SRC_LO_SR</sub> | Squib/pyroswitch resistance measurement low current source | $R_{SQ\_RANGE}$ = 1 $\Omega$ to 50 $\Omega$<br>LPDIAGREQ(ISRC_CURR_SEL) = 1<br>LPDIAGREQ(ISRC) = "01" or "10" | -10% | 8 | +10% | mA | Table 48. Deployment drivers diagnostics (Squib/pyroswitch resistance) (continued) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------| | 7 | I <sub>SRC_DELTA</sub> | Squib/pyroswitch Resistance Measurement Delta Current Source | - | -5% | 32 | +5% | mA | | 8 | SR <sub>ISRC</sub> | Squib/pyroswitch resistance measurement current source slew-rate | - | 4 | 7.5 | 11 | mA/µs | | 9 | V <sub>SRx_RM</sub> | SRx voltage during<br>Resistance<br>Measurement | LPDIAGREQ(ISRC) = "01" or "10"<br>LPDIAGREQ(ISINK) = 1 | 0.5 | 0.7 | 1 | V | | 10 | I <sub>SINK_HI_SR</sub> | SRx current sink limit high level | LPDIAGREQ(ISRC_CURR_SEL) = 0<br>LPDIAGREQ(ISINK) = 1 | 50 | 70 | 90 | mA | | 11 | I <sub>SINK_LO_SR</sub> | SRx current sink limit low level | LPDIAGREQ(ISRC_CURR_SEL) = 1<br>LPDIAGREQ(ISINK) = 1 | 10 | 17.5 | 25 | mA | | 12 | I <sub>PD_SR</sub> | SRx current pull down | - | 0.7 | 1 | 1.3 | mA | | 13 | R <sub>LKG_SF</sub> | Leakage resistance on SFx | Leakage to GND ±1 V or to Battery from 6 V to 18 V. Design info | 1 | - | - | kΩ | | 14 | R <sub>SQ_ACC</sub> | Accuracy of digital resistance measurement | After software calculation All errors included RSQ between 1.0 $\Omega$ and 10.0 $\Omega$ With High Current Source (40mA) | -8 | - | +8 | % | | 15 | - | EMI Input Low-pass filter | Design Info | 50 | - | 100 | kHz | ### 16.17.2 Squib/pyroswitch leakage test (VRCM) All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN $_{GOOD1}(max) \leq$ VIN $\leq$ 35 V, VDD3V3(min) $\leq$ VDD3V3 $\leq$ VDD3V3(max). Table 49. Squib/pyroswitch leakage test (VRCM) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | 1 | ., | | I <sub>OUT</sub> = 0 mA | -10% | 2.5 | +10% | V | | 2 | V <sub>OUT_VRCM</sub> | SR pins during Leakage test | I <sub>OUT</sub> = 6.6 mA | -8.7% | 2.3 | +8.7% | V | | 3 | R <sub>LKG_GSQ_TH</sub> | Detection threshold,<br>leakage to GND | Leakage detected if $R_{LKG\_GSQ} \le 1 \text{ k}\Omega$ and not detected if $R_{LKG\_GSQ} \ge 10 \text{ k}\Omega$ Design Info | 1 | - | 10 | kΩ | | 4 | I <sub>LKG_GSQ_TH</sub> | _ | Equivalent to resistance range | -15% | 450 | +15% | μΑ | 190/211 DS11626 Rev 6 Table 49. Squib/pyroswitch leakage test (VRCM) (continued) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|----------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | 5 | R <sub>LKG_BSQ_TH</sub> | Detection threshold,<br>leakage to BATTERY | Leakage detected if $_{LKG\_BSQ}$ $\leq$ 1 k $\Omega$ and not detected if $R_{LKG\_BSQ} \geq$ 10 k $\Omega$ Design Info | 1 | - | 10 | kΩ | | 6 | I <sub>LKG_BSQ_TH</sub> | | Equivalent to resistance range | -15% | 1.8 | +15% | mA | | 7 | I <sub>LIM_VRCM_SRC</sub> | VRCM current limitation | - | -20 | ı | -10 | mA | | 8 | I <sub>LIM_VRCM_SINK</sub> | | - | 10 | - | 20 | mA | | 9 | V <sub>SHIFT</sub> | External ground or battery shift | Design Info | -1 | - | 1 | ٧ | | 10 | R <sub>SQ_LOW_TH</sub> | Detection Threshold for | Design Info | 200 | - | 500 | Ω | | 11 | I <sub>RSQ_LOW_TH</sub> | "resistance too low" | Equivalent to resistance range | -12% | 6 | +12% | mA | | 12 | R <sub>SQ_HIGH_TH</sub> | Detection threshold for | Design Info | 2 | - | 5 | kΩ | | 13 | I <sub>RSQ_HIGH_TH</sub> | "resistance too high" | Equivalent to resistance range | -15% | 700 | +15% | μΑ | | 14 | T <sub>FLT_LKG</sub> | Leakage test deglitch filter time | - | | 8 | | μs | ## 16.17.3 High/low side FET test All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN $_{GOOD1}$ (max) $\leq$ VIN $\leq$ 35 V, 6 V $\leq$ SSxy $\leq$ 35 V, 7V $\leq$ VRESDIAG $\leq$ 35V. Table 50. High/low side FET test | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------------------------------------|---------------------------------------------------------------|-----------------------------|------|-----|------|------| | 1 | I <sub>HS_FET_TH</sub> | Detection threshold (HS FET test) | - | -10% | 1.8 | +10% | mA | | 2 | I <sub>LS_FET_TH</sub> | Detection threshold low side FET test | - | -10% | 450 | +10% | μA | | 3 | E <sub>FET_TESt</sub> | Energy transferred to squib/pyroswitch during HS/LS FET tests | Design Info | - | - | 170 | μJ | | 4 | T <sub>FLT_HS_FET_TH</sub> T <sub>FLT_LS_FET_TH</sub> | FET Test deglitch filter time | - | 1.3 | 1.5 | 1.7 | μs | | 5 | T <sub>FETTIMEOUT</sub> | HS/LS FET test time-out | - | 190 | 200 | 210 | μs | | 6 | SGxy_ <sub>OPEN</sub> | Squib/pyroswitch open ground detection | GNDSUBx as ground reference | 300 | 450 | 600 | mV | | 7 | T <sub>FLT_SGOPEN</sub> | Squib/pyroswitch open ground detection filter time | - | 46 | 50 | 54 | μs | ## 16.17.4 Deployment timer test All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN $_{GOOD1}(max) \leq$ VIN $\leq$ 35 V Table 51. Deployment timer test | No | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----|---------------------------|-----------------------------------------|--------------------------|-----|-------------------------------------|-----|------| | 1 | t <sub>PULSE_PERIOD</sub> | Deployment timer pulse test period time | | 7 | 8 | 9 | ms | | 2 | I <sub>PULSE_</sub> HIGH | Deployment timer pulse test high time | SYSDIAGREQ(DSTEST)=PULSE | - | DCR_x(Dep loy_Ti me)* TDEP_TIME_RES | - | μs | ### 16.18 Remote sensor interface All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD2</sub>(max) $\leq$ VIN $\leq$ 35V, VSUP(min) $\leq$ VSUP $\leq$ VSUP(max). Table 52. Remote sensor I/F DC parameters | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------|-------------------------------|------| | 1 | I <sub>S_LOW</sub> | Interface quiescent<br>current (low signal<br>current level) | According to PSI-5 v1.3,<br>section 5.1.2 - parameter #4<br>Design info | -19 | - | -4 | mA | | 2 | Δls | Delta signal current | I <sub>S_HIGH</sub> - I <sub>S_LOW</sub> According to PSI-5 v1.3, section 5.4 - parameter #6 Design Info | 22 | - | 30 | mA | | 3 | V <sub>LIM_RSU</sub> | Output voltage limitation | VSUP = VIN According to PSI-5 v1.3, section 5.1.1 - parameter #1 | - | - | 11 | V | | 4 | R <sub>DSON_RSU</sub> | RSU power switch resistance | (V <sub>VSUP</sub> – V <sub>RSU</sub> ) / I <sub>RSU</sub><br>I <sub>RSUx</sub> = 4-50 mA<br>According to PSI-5 v1.3,<br>section 6.2 - parameter #3 | - | - | 12.5 | Ω | | 5 | V <sub>STB_RSU</sub> | Output short to battery threshold | - | 10 | 50 | 100 | mV | | 6 | I <sub>STB_RSU</sub> | Static reverse current into RSU pin | V <sub>RSU</sub> > V <sub>VSUP</sub> + V <sub>STB_RSU</sub> | - | - | 5 | mA | | 7 | l <sub>OC_RSU</sub> | Over current detection threshold | Interface disabled after T <sub>FLT_STD_RSU</sub> According to PSI-5 v1.3, section 5.1.2 - parameter #8-9 | -105 | - | -50 | mA | | 8 | I <sub>LIM_RSU</sub> | Current limitation | RSU = 0<br>According to PSI-5 v1.3,<br>section 5.1.2, parameter #8-9 | -105 | - | -65 | mA | | 9 | ΔI <sub>LIM_OC_RSU</sub> | Difference between current limitation and OC threshold | I <sub>LIM_RSU</sub> - I <sub>OC_RSU</sub> | 0.1 | - | - | mA | | 10 | I <sub>B0_RSU</sub> | Internal base current starting value | Default value of internal 7 bit counter | -18 | -15 | -13 | mA | | 11 | I <sub>S_TH_RSU</sub> | Trigger point for signal current threshold | $I_{RSU} = I_{LOW\_RSU} = -19$ mA to $-4$ mA | I <sub>B_RSU</sub> + (12-11%) | I <sub>B_RSU</sub> + 12 | I <sub>B_RSU</sub> + (12+11%) | mA | | 12 | I <sub>LKGG_RSU</sub> | Trigger point for facility | Leakage to GND; detected by I <sub>B</sub> | -48 | - | -36 | mA | | 13 | I <sub>LKGB_RSU</sub> | Trigger point for fault current detection | Leakage to BATTERY;<br>detected by I <sub>B</sub> | -3.5 | - | -1.5 | mA | | 14 | I <sub>OL_RSU</sub> | Output open load detection threshold | RSU open | I <sub>LKGB(min)</sub> | - | I <sub>LKGB(max)</sub> | - | Table 52. Remote sensor I/F DC parameters (continued) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|------------------|-----------------------------|-----|-----|-----|------| | 15 | DAC <sub>RES</sub> | DAC resolution | Design info | - | 7 | - | Bit | | 16 | I <sub>LSB</sub> | LSB current | - | 270 | - | 330 | μA | | 17 | C <sub>RSU</sub> | EMC capacitor | 22nF nominal<br>Design Info | 13 | - | - | nF | | 18 | T <sub>JSD_ERBST</sub> | Thermal shutdown | - | 150 | 175 | 190 | °C | | 19 | T <sub>HYS_TSDERBST</sub> | | - | 5 | 10 | 15 | °C | Table 53. PSI-5 remote sensor transceiver - AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|-------------------------------------------|------------------------------------------------------------------------------------------|-----|-----|------|------| | 1 | T <sub>FLT_STD_RSU</sub> | Over Current<br>Shutdown Filter Time | Normal operation | 500 | - | 600 | μs | | 2 | T | Over current | At interface power on (BLKTxSEL = 0) According to PSI-5 v1.3, section 5.2 - parameter #1 | 4.6 | - | 5.4 | ms | | 3 | T <sub>BLK_</sub> OC_RSU | shutdown filter time | At interface power on (BLKTxSEL = 1) According to PSI-5 v1.3, section 5.2 - parameter #2 | 9.4 | - | 10.8 | ms | | 4 | T <sub>STB_RSU</sub> | Short to battery comparator response time | Guaranteed by design | - | - | 200 | ns | | 5 | T <sub>STB_REC_RSU</sub> | Short to battery recovery time | - | 12 | - | 16 | μs | | 6 | T <sub>FLT_TSD_RSU</sub> | Thermal shutdown filter time | - | | - | 10 | μs | | 7 | T <sub>FLT_OPEN_RSU</sub> | Open detection deglitch filter time | - | 10 | - | 15 | μs | | 8 | T <sub>FLT_LKG_RSU</sub> | Leakage deglitch filter time | - | 10 | - | 15 | μs | ### 16.19 DC sensor interface All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD2</sub>(max) $\leq$ VIN $\leq$ 35V, 8.5 V $\leq$ VRESDIAG $\leq$ 35 V. Table 54. DC sensor interface specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|-------------------------|------|------| | 1 | V <sub>OUT_DCSREG</sub> | Output voltage regulation mode | DCS Regulator enabled | -10% | 6.25 | +10% | V | | 2 | I <sub>LIM_DCSREG</sub> | Current limitation regulation mode | DCS Regulator enabled DCS = 0 | 24 | 27 | 30 | mA | | 3 | V <sub>DCS_RANGE1</sub> | Voltage measurement range1 | First voltage measurement (V <sub>DCS_MEAS1</sub> ) to compensate external ground shift and internal offset | -1 | - | 1.4 | V | | 4 | V <sub>DCS_ACC1</sub> | Voltage measurement accuracy 1 | V <sub>DCS</sub> = V <sub>DCS_RANGE1</sub><br>Included ADC error | -15 | - | 15 | % | | 5 | V <sub>DCS_RANGE2</sub> | Voltage measurement range 2 | - | 1.5 | - | 10 | V | | 6 | V <sub>DCS_ACC2</sub> | Voltage measurement accuracy 2 | V <sub>DCS</sub> = V <sub>DCS_RANGE2</sub><br>Included ADC error | -8 | - | +8 | % | | 7 | I <sub>DCS_RANGE1</sub> | Current measurement range 1 | - | 1 | - | 2 | mA | | 8 | I <sub>DCS_ACC1</sub> | Current measurement accuracy 1 | I <sub>DCS</sub> = I <sub>DCS_RANGE1</sub><br>Included ADC error | -30 | - | +30 | % | | 9 | I <sub>DCS_RANGE2</sub> | Current measurement range 2 | - | 2 | - | 22 | mA | | 10 | I <sub>DCS_ACC2</sub> | Current measurement accuracy 2 | I <sub>DCS</sub> = I <sub>DCS_RANGE2</sub><br>Included ADC error | -12 | - | +12 | % | | 11 | I <sub>DCS_RANGE3</sub> | Current measurement range 3 | Regulator in current limitation | - | I <sub>LIM_DCSREG</sub> | - | mA | | 12 | I <sub>DCS_ACC3</sub> | Current measurement<br>Accuracy 3 | DCS = 0<br>Included ADC error | -12 | - | +12 | % | | 13 | R <sub>DCS_RANGE</sub> | Resistance<br>Measurement<br>Range | Design info | 65 | - | 3000 | Ω | | 14 | R <sub>DCS_ACC</sub> | Accuracy of digital resistance measurement | Performing both voltage<br>measurements 1 and 2<br>After Software calculation<br>All errors included | -15 | | 15 | % | N° Unit **Symbol Parameter** Condition Min Тур Max 15 Pull down current $V_{DCS} = 1.5V$ 70 100 130 μΑ $I_{PD\_DCS}$ Device ON, Pull down resistance 16 DCS Pull Down Current 90 150 210 kΩ $R_{PD\_DCS}$ disabled ITOT\_PD\_DCS = IPD\_DCS + 17 Total pull down current $R_{PD\_DCS}$ 100 140 200 μΑ I<sub>TOT PD DCS</sub> $V_{DCS} = 6.5V$ Design Info 18 Output capacitance 10 nF $C_{DCS}$ -Internal current 19 reference for DCS -5% 300 +5% μΑ I<sub>REF IDCS</sub> current measurement Divider ratio for DCS 20 Ratio VDCS -3% 7.125 +3% V/V voltage measurement Internal offset during Table 54. DC sensor interface specifications (continued) ### 16.20 Safing engine voltage measurement $V_{OFF\_DCS}$ 21 All electrical characteristics are valid for the following conditions unless otherwise noted. 0.375 -4% +4% ٧ -40 °C $\leq$ Ta $\leq$ +95 °C, VIN $_{GOOD1}(max) \leq$ VIN $\leq$ 35V, VDDx(min) $\leq$ VDDx $\leq$ VDDx (max), VDDQ = VDD5 or VDD3V3. Table 55. Arming interface - DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-----------------------|-------------------------------|---------------------------------------------------------|---------------|------|------|------| | 1 | V <sub>TH_H_ACL</sub> | ACL input voltage | - | 2.33 | - | 2.42 | V | | 2 | V <sub>TH_L_ACL</sub> | thresholds | - | 1.58 | - | 1.67 | V | | 3 | V <sub>HYS_ACL</sub> | ACL hysteresis | - | 0.6 | 0.75 | 0.9 | V | | 4 | R <sub>PD_ACL</sub> | ACL pull down resistance | V <sub>ACL</sub> = 3.3V | 120 | 200 | 280 | kΩ | | 5 | V <sub>OH_ARM</sub> | ARM output high voltage | I <sub>LOAD</sub> = -0.5 mA<br>Internal safing selected | VDDQ<br>-0.60 | - | VDDQ | V | | 6 | V <sub>OL_ARM</sub> | ARM output low voltage | I <sub>LOAD</sub> = 2.0 mA<br>Internal safing selected | 0 | - | 0.4 | V | | 7 | R <sub>PD_ARM</sub> | ARM pull down resistance | - | 65 | 100 | 135 | kΩ | | 14 | V <sub>IH_FENH</sub> | FENH high level input voltage | - | 2 | - | - | V | | 15 | $V_{IL\_FENH}$ | FENH low level input voltage | - | - | - | 0.8 | - | | 16 | I <sub>PU_FENH</sub> | FENH pull down current | FENH = VDDQ | 20 | 45 | 70 | μΑ | | 14 | $V_{IH_{\_}FENL}$ | FENL high level input voltage | - | 2 | - | - | V | 196/211 DS11626 Rev 6 Table 55. Arming interface - DC specifications (continued) | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|----------------------------------|--------------|-----|-----|-----|------| | 15 | V <sub>IL_FENL</sub> | FENL low level input voltage | - | - | 1 | 0.8 | | | 16 | I <sub>PU_FENL</sub> | FENL pull up current | FENL = 0 | -70 | -45 | -20 | μA | | 14 | V <sub>IH_SAF_CSx</sub> | SAF_CSx high level input voltage | - | 2 | 1 | 1 | ٧ | | 15 | V <sub>IL_SAF_CSx</sub> | SAF_CSx low level input voltage | - | - | - | 0.8 | - | | 16 | I <sub>PU_SAF_CSx</sub> | SAF_CSx pull up current | SAF_CSx = 0V | -70 | -45 | -20 | μΑ | ### Table 56. Arming interface - AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|-----------------------------------------------------------------|---------------------------------------------------|-------|------------------|------|--------| | 1 | T <sub>ARM</sub> | Sensor sampling period | - | 475 | 500 | 525 | μs | | 2 | T <sub>ACL_HI</sub> | ACL period | - | 213 | - | 237 | ms | | 3 | T <sub>ACL_LO</sub> | ACL period | - | 168 | - | 187 | ms | | 4 | T <sub>ON_ACL_HI</sub> | ACL on-time | - | 154 | - | 171 | ms | | 5 | T <sub>ON_ACL_LO</sub> | AGE OH-WITE | - | 114 | - | 126 | ms | | 6 | T <sub>VALID_EOL</sub> | Scrap validation T <sub>ACL</sub> and T <sub>ON_ACL</sub> valid | - | 3 | - | - | cycles | | 7 | T <sub>DIS_EOL</sub> | Scrap timeout | - | 2 * - | Γ <sub>ACL</sub> | n | าร | | 8 | | | - | ı | - | 0 | ms | | 9 | T | Arming enable | - | 30 | 32 | 34 | ms | | 10 | T <sub>PULSE_STRECH</sub> | pulse stretch time | - | 242 | | 270 | ms | | 11 | | | - | 1934 | | 2162 | ms | | 12 | T <sub>RISE_ARM</sub> | ARM rise time | 80pF load, 20% to 80%<br>Internal Safing Selected | - | - | 1.00 | μs | | 13 | T <sub>FALL_ARM</sub> | ARM fall time | 80pF load, 20% to 80%<br>Internal Safing Selected | - | - | 1.00 | μs | ## 16.21 General purpose output drivers All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD1</sub>(max) $\leq$ VIN $\leq$ 35V; GPODx + 5V $\leq$ ERBOOST. Table 57. GPO interface DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | 1 | V <sub>SAT_GPO</sub> | Output saturation voltage | V <sub>GPOD</sub> – V <sub>GPOS</sub><br>I <sub>LOAD</sub> = 70 mA | - | - | 0.5 | V | | 2 | I <sub>LIM_GPO</sub> | Current limitation | $V_{GPOD} - V_{GPOS} = 1.5 V$ | 73 | 110 | 155 | mA | | 3 | I <sub>OC_GPO</sub> | Over current detection threshold | - | 73 | 110 | 155 | mA | | 4 | $\Delta I_{LIM\_OC\_GPO}$ | Difference between current limitation and OC threshold | I <sub>LIM_GPO</sub> - I <sub>OC_GPO</sub> | 0.1 | - | - | mA | | 5 | I <sub>OL_GPO</sub> | Open load current threshold | GPO ON condition; LS and HS configuration | 0.1 | 1 | 3 | mA | | 6 | I <sub>DIAG_GPO</sub> | Diagnostic current on load | Voltage measurement in progress<br>through Analog MUX<br>Increased leakage for a short<br>specified time (32 µs) | - | - | 130 | μА | | 7 | I <sub>LKG_GPOD_OFF</sub> | CDOD sustant leaks as | V <sub>GPOD</sub> = 18V<br>V <sub>GPOS</sub> = 0V<br>Power-off or sleep mode | -5 | - | 5 | μA | | 8 | I <sub>LKG_GPOD_</sub> ON | GPOD output leakage<br>current | V <sub>GPOD</sub> = 18V<br>V <sub>GPOS</sub> = 0V<br>Active or passive mode<br>Driver off | - | - | 100 | μА | | 9 | I <sub>LKG_GPOS_OFF</sub> | GPOS output leakage | V <sub>GPOD</sub> = 18V<br>V <sub>GPOS</sub> = 0V<br>Power-Off or Sleep Mode or<br>ERBOOST = ERBOOST_OK<br>Driver OFF | -5 | - | 5 | μА | | 10 | I <sub>LKG_GPOS_</sub> ON | current | V <sub>GPOD</sub> = 18V<br>V <sub>GPOS</sub> = 0V<br>(Active or Passive Mode) and<br>ERBOOST = ERBOOST_OK<br>Driver OFF | - | - | 100 | μА | | 11 | I <sub>REV_GPO</sub> | Reverse current | V <sub>GPOS</sub> = V <sub>GPOD</sub> + 1V<br>Driver OFF | - | | 1 | mA | | 12 | T <sub>JSD_GPO</sub> | Thermal Shutdown | | 150 | 175 | 190 | °C | | 13 | T <sub>HYS_TSD_GPO</sub> | memiai Shuldown | - | 5 | 10 | 15 | °C | | 14 | C <sub>GPO</sub> | Load capacitor | Min 10nF nominal<br>Design Info | 6 | - | - | nF | Table 58. GPO Driver Interface - AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|--------------------------|---------------------------------------|-------------------------------------------------------------------|-----|------|-----|------| | 1 | SR <sub>GPO</sub> | Output voltage slew rate | 30% - 70%;<br>R <sub>LOAD</sub> = 273Ω, C <sub>LOAD</sub> = 100nF | 0.1 | 0.25 | 0.4 | V/µs | | 2 | T <sub>FLT_OC_GPO</sub> | Over current detection filter time | - | 10 | 12 | 14 | μs | | 3 | T <sub>FLT_OL_GPO</sub> | Open load detection filter time | - | 8 | 10 | 12 | μs | | 4 | T <sub>MASK_ON_GPO</sub> | Diagnostic mask delay after switch ON | C <sub>GPO</sub> = 100nF typ | 40 | 50 | 60 | μs | | 5 | T <sub>FLT_TSD</sub> | Thermal shutdown filter time | - | - | - | 10 | μs | | 6 | F <sub>PWM_GPO</sub> | PWM frequency | - | ı | 125 | - | Hz | | 7 | DC <sub>PWM_GPO</sub> | PWM duty cycle | Increment Step = 1.6% | 0 | - | 100 | % | # 16.22 ISO9141 interface (K-LINE) All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD</sub>(max) $\leq$ VIN $\leq$ 35V. Table 59. ISO9141 interface DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|---------------------------|--------------------------------------------------------|----------------------------------------------|-------------------|---------------|---------------|------| | 1 | V <sub>IH_ISOTX</sub> | ISOTX high level input voltage | - | 2 | - | - | V | | 2 | V <sub>IL_ISOTX</sub> | ISOTX low level input voltage | - | - | - | 0.8 | V | | 3 | V <sub>HYS_ISOTX</sub> | ISOTX hysteresis input voltage | - | 150 | - | 500 | mV | | 4 | I <sub>PU_ISOTX</sub> | ISOTX pull up current | ISOTX = 0 | -70 | -45 | -20 | μΑ | | 5 | C <sub>IN_ISOTX</sub> | ISOTX input capacitance | Design Info | - | - | 5 | pF | | 6 | V <sub>TH_DOM_ISOK</sub> | | ISOTX = 0V | VIN *<br>0.4 | VIN *<br>0.45 | VIN *<br>0.5 | ٧ | | 7 | V <sub>TH_REC_ISOK</sub> | ISOK input receiver threshold | ISOTX = VDDQ | VIN *<br>0.5 | VIN *<br>0.55 | VIN *<br>0.6 | ٧ | | 8 | V <sub>HYS_ISOK</sub> | | - | VIN *<br>0.07 | VIN *<br>0.1 | VIN *<br>0.13 | ٧ | | 9 | V <sub>O_DOM_ISOK</sub> | ISOK output voltage | ISOTX = 0V,<br>I <sub>ISOK</sub> = 40mA | - | - | 1.2 | V | | 10 | l <sub>oc_isok</sub> | ISOK over current detection | - | 50 | - | 100 | mA | | 11 | I <sub>LIM_ISOK</sub> | ISOK current limitation | - | 50 | - | 100 | mA | | 12 | ΔI <sub>LIM_OC_ISOK</sub> | Difference between current limitation and OC threshold | I <sub>LIM_ISOK</sub> - I <sub>OC_ISOK</sub> | 0.1 | - | - | mA | | 13 | I <sub>SINK_ISOK</sub> | ISOK sink current capability | Design Info | 40 | - | - | mA | | 14 | I <sub>LKG_ISOK</sub> | ISOK input leakage current | VIN < 18V, Driver Off (device is supplied) | -10 | _ | 10 | μΑ | | 15 | V <sub>OH_ISORX</sub> | ISORX output high voltage | I <sub>LOAD</sub> = -0.5 mA | VDD<br>Q<br>-0.60 | - | VDD<br>Q | ٧ | | 16 | V <sub>OL_ISORX</sub> | ISORX output low voltage | I <sub>LOAD</sub> = 2 mA | 0 | - | 0.4 | V | | 17 | C <sub>IN</sub> | ISOK Input<br>Capacitance | Design info | - | - | 10 | pF | | 18 | T <sub>JSD_ISOK</sub> | Thermal shutdown | - | 150 | 175 | 190 | °C | | 19 | T <sub>HYS_TSD_ISOK</sub> | THEITIAI SHULUOWII | - | 5 | 10 | 15 | °C | Table 60. ISO9141 interface transceiver AC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|-------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------|-----|------|-----|------| | 1 | T <sub>FLT_TSD</sub> | Thermal shutdown filter time | - | - | - | 10 | μs | | 2 | T <sub>BLK_ISOK</sub> | Current limit fault blanking time | - | 8 | - | 12 | μs | | 3 | T <sub>RISE_ISORX</sub> | ISORX rise time | 80pF load, 20%-80% | - | - | 0.5 | μs | | 4 | T <sub>FALL_ISORX</sub> | ISORX fall time | 80pF load, 20%-80% | - | - | 0.5 | μs | | 5 | - | Baud rate | Design Info | - | 62.5 | - | kBd | | 6 | T <sub>PD_ILTX</sub> | Propagation delay | ISOTX High to Low to ISOK = 70% * Vo_REC_ISOK R <sub>ISOK</sub> =510Ω, C <sub>ISOK</sub> =470pF | - | - | 1 | μs | | 7 | T <sub>PD_IHTX</sub> | transmitter | ISOTX Low to High to ISOK = 30% * Vo_DOM_ISOK RISOK=510Ω, CISOK=470pF | - | - | 1.5 | μs | | 8 | T <sub>PD_ILRX</sub> | Propagation delay | ISOK = $V_{TH\_DOM\_ISOK}$ to ISORX<br>High to Low<br>$R_{ISOK}$ =510 $\Omega$ , $C_{ISOK}$ =470pF | - | - | 1.5 | μs | | 9 | T <sub>PD_IHRX</sub> | receiver | ISOK = $V_{TH\_REC\_ISOK}$ to ISORX<br>Low to High<br>$R_{ISOK}$ =510 $\Omega$ , $C_{ISOK}$ =470pF | - | - | 1.5 | μs | | 10 | T <sub>RISE_ISOK</sub> | ISOK rise time | 30% to 70%<br>RISOK=510Ω, CISOK=470pF | - | - | 1.5 | μs | | 11 | T <sub>FALL_ISOK</sub> | ISOK fall time | 70% to 30%<br>RISOK=510Ω, CISOK=470pF | - | - | 1.5 | μs | | 12 | T <sub>PDW_RX</sub> | Receiver pulse width symmetry | T <sub>PD_ILRX</sub> - T <sub>PD_IHRX</sub> | - | - | 1 | μs | | 13 | T <sub>PDW_TX</sub> | Transmitter pulse width symmetry | (T <sub>PD_ILTX</sub> + T <sub>FALL_ISOK</sub> ) – (T <sub>PD_IHTX</sub><br>+ T <sub>RISE_ISOK</sub> ) | | - | 1 | μs | ## 16.22.1 Analog to digital converter All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD</sub>(max) $\leq$ VIN $\leq$ 35V. Table 61. Analog to digital converter | N° | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----|------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------| | 1 | V <sub>ADC_RANGE</sub> | ADC input voltage range | - | 0.1 | - | 2.5 | V | | 2 | V <sub>ADC_REF</sub> | ADC reference voltage | - | -1.5% | 2.5 | +1.5% | V | | 3 | ADC_RES | ADC resolution <sup>(1)</sup> | Design Info | - | 10 | - | bit | | 4 | DNL | Differential non linearity error (DNL) | Separation between adjacent levels, measured bit to bit of actual and an ideal output step. No missing codes | -1 | - | +1 | LSB | | 5 | INL | Integral non linearity<br>error (INL) | Maximum difference between<br>the actual analog value at the<br>transition between 2 adjacent<br>steps and its ideal value | -3 | - | +3 | LSB | | 6 | E <sub>QUANT</sub> | Quantization Error | Design Info | -0.5 | - | 0.5 | LSB | | 7 | TotErr | Total error | Includes INL, DNL, ADC<br>Reference voltage tolerance<br>and quantization error | -15 | - | +15 | LSB | | 8 | TotErr_0v1 | ADC total error for 0.1V input voltage | - | -5 | - | +5 | LSB | | 9 | TotErr_2v4 | ADC total error for 2.4V input voltage | - | -15 | - | +15 | LSB | | 10 | - | Pre-ADC settling time | - | - | 4.81 | - | μs | | 11 | - | Single conversion time | - | - | 2.25 | - | μs | | 12 | - | Intra-queue settling time | - | - | 3.5 | - | μs | | 13 | - | Post- ADC settling time | - | - | 3.44 | - | μs | | 14 | - | ADC conversion time - voltage | 4x sampling for each of the 4 conversions in the queue Design Info | - | 54.75 | 1 | μs | | 15 | - | ADC conversion time – current and voltage | 8x sampling for DCS,<br>temperature and<br>squib/pyroswitch loop<br>resistance measurements + 4x<br>sampling for remaining 2<br>conversions in the queue<br>Design Info | - | 51.25 | - | μs | <sup>1.</sup> LSB = (2.5 V / 1024) = 2.44 mV ## 16.23 Voltage diagnostics (analog Mux) All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN<sub>GOOD</sub>(max) $\leq$ VIN $\leq$ 35V. Table 62. Voltage diagnostics (Analog MUX) DC specifications | N° | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----|-----------------------------|-------------------------------------------------------|------------------------------------------------------------|-----|-----|-----|-------| | 1 | Ratio_1 | | V <sub>IN_RANGE1</sub> = 0.1V 2.5V | - | 1 | - | V/V | | 2 | Ratio_4 | | V <sub>INPUT_RANGE2</sub> = 1V 10V<br>(where applicable) | -3% | 4 | +3% | V/V | | 3 | Ratio_7 | Divider ratios | V <sub>INPUT_RANGE_3</sub> = 1.5V 17.5V (where applicable) | -3% | 7 | +3% | V/V | | 4 | Ratio_10 | | V <sub>INPUT_RANGE_4</sub> = 2V 25V (where applicable) | -3% | 10 | +3% | V/V | | 5 | Ratio_15 | | V <sub>INPUT_RANGE_5</sub> = 3V 35V (where applicable) | -3% | 15 | +3% | V/V | | 6 | V <sub>OFFSET_RATIO_X</sub> | Divider offset | High impedance | -10 | - | 10 | mV | | 7 | R <sub>RATIO_4</sub> | | Multiplexer input to GNDA | 80 | - | - | kΩ | | 8 | R <sub>RATIO_7</sub> | Multiplexer input | Multiplexer input to GNDA | 120 | - | - | kΩ | | 9 | R <sub>RATIO_10</sub> | resistance | Multiplexer input to GNDA | 160 | - | - | kΩ | | 10 | R <sub>RATIO_15</sub> | | Multiplexer input to GNDA | 200 | - | - | kΩ | | 11 | I <sub>LEAK_RATIO_X</sub> | Additional multiplexer on-state input leakage current | For All Divider Ratio expect Ratio_1 | - | - | 60 | μА | | 12 | V <sub>MEAS_ACC</sub> | Voltage<br>measurement<br>accuracy | All range<br>All errors included | -12 | - | +12 | % | ## 16.24 Temperature sensor All electrical characteristics are valid for the following conditions unless otherwise noted. -40 °C $\leq$ Ta $\leq$ +95 °C, VIN $_{GOOD}(max) \leq$ VIN $\leq$ 35V. Table 63. Temperature sensor specifications | N | l° | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---|----|------------------------|---------------------------------|-----------|-----|-----|-----|-------| | 1 | 1 | T <sub>MON_RANGE</sub> | Monitoring temperature range | - | -40 | - | 150 | °C | | 2 | 2 | T <sub>MON_ACC</sub> | Monitoring temperature accuracy | - | -15 | - | 15 | °C | Quality information L9678P, L9678P-S ## 17 Quality information #### 17.1 OTP trim bits The device has 43 fuse programmable bits which are used to tune and refine performance characteristics of the device and also provide detailed identification of each component. These bits are only available during production testing and require activation of a special test mode. These bit values are confirmed every transition from POR, and reported in Section 5.2.1: Fault status register (FLTSR) if an error is found. The OTP CRC is implemented using the polynomial calculation ( $g(x)=1+x+x^3$ with initialization value equal to "111"). Equivalent equations are: ``` CRC[2] = C0in + C1in + C2in + d1 + d11 + d12 + d13 + d15 + d18 + d19 + d20 + d22 + d25 + d26 + d27 + d29 + d32 + d33 + d34 + d36 + d39 + d4 + d40 + d41 + d5 + d6 + d8 CRC[1] = C0in + C1in + d0 + d12 + d13 + d14 + d16 + d19 + d2 + d20 + d21 + d23 + d26 + d27 + d28 + d30 + d33 + d34 + d35 + d37 + d40 + d41 + d42 + d5 + d6 + d7 + d9 CRC[0] = C1in + C2in + d0 + d10 + d11 + d12 + d14 + d17 + d18 + d19 + d21 + d24 + d25 + d26 + d28 + d3 + d31 + d32 + d33 + d35 + d38 + d39 + d4 + d40 + d42 + d5 + d7 ``` where d[42:0] are the 43 OTP bits and Cxin are the starting seed values (all '1'). 204/211 DS11626 Rev 6 L9678P, L9678P-S **Package information** #### 18 **Package information** In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. #### LQFP64 (10x10x1.4 mm) package information 18.1 Figure 61. LQFP64 (10x10x1.4 mm) package outline Package information L9678P, L9678P-S Table 64. LQFP64 (10x10x1.4 mm) package mechanical data | | Dimensions | | | | | | | | |-----|----------------------------------|-------|-------|-----------------------|--------|--------|--|--| | Ref | Millimeters | | | Inches <sup>(1)</sup> | | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | Α | - | - | 1.60 | - | - | 0.0630 | | | | A1 | 0.05 | - | 0.15 | 0.0020 | - | 0.0059 | | | | A2 | 1.350 | 1.40 | 1.45 | 0.0531 | 0.0551 | 0.0571 | | | | b | 0.17 | 0.22 | 0.27 | 0.0067 | 0.0087 | 0.0106 | | | | С | 0.09 | - | 0.20 | 0.0035 | - | 0.0079 | | | | D | 11.80 | 12.00 | 12.20 | 0.4646 | 0.4724 | 0.4803 | | | | D1 | 9.80 | 10.00 | 10.20 | 0.3858 | 0.3937 | 0.4016 | | | | D3 | - | 7.50 | - | - | 0.2953 | - | | | | E | 11.80 | 12.00 | 12.20 | 0.4646 | 0.4724 | 0.4803 | | | | E1 | 9.80 | 10.00 | 10.20 | 0.3858 | 0.3937 | 0.4016 | | | | E3 | - | 7.50 | - | - | 0.2953 | - | | | | е | - | 0.50 | - | - | 0.0197 | - | | | | L | 0.45 | 0.60 | 0.75 | 0.0177 | 0.0236 | 0.0295 | | | | L1 | - | 1.00 | - | - | 0.0394 | - | | | | K | 0° (min.), 3.5° (typ.) 7° (max.) | | | | | | | | | ccc | - | - | 0.08 | - | - | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. L9678P, L9678P-S Package information ## 18.2 LQFP64 (10x10x1.4) marking information Marking area A Marking area B Last two digits ES: Engineering sample <br/> Figure 62. LQFP64 (10x10x1.4) marking information Parts marked as 'ES' are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted to run a qualification activity prior to any decision to use these engineering samples. Errata sheet L9678P, L9678P-S # 19 Errata sheet Table 65. Errata sheet | # | Category /<br>Function | Issue description | | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | Deployment | Deployment current counter feature is not available, as consequence the high side driver diagnostic is not available as well. | | | 2 | Safing | There is an issue inside digital block that could prevent ARMING to be removed. This issue does not affect the activation of ARM signals but it's just related to removal of it. This happens when the sign of acceleration data changes from positive to negative and vice versa. When negative data is received and abs value is below threshold only the negative event counter is decremented (the correct implementation should be that both positive and negative counters must be decremented). When negative data is received and abs value is above the threshold the negative event counter is incremented and positive is decremented (so no issue in this case). You can apply the same considerations when positive data is received. We can show the effect of this issue with an example. Suppose a threshold equal to 8 and 3 samples above th. to arm. The sequence of incoming data is: +10,+10,+10, -1, -1, +1. After the third data equal to +10 the device will correctly arm but disarm will happen only when +1 is received while correct behavior should be that disarm happens when the first -1 is received. | | | 3 | There is an issue inside digital block that affects functionality of ARMING if COMBIN function is selected. Use record1 and record2 to make an example with COMBINE enabled. In record 1 we will store the sum between data1 and data2. The logic should look at the sign of sum calculation to increment pos. or neg. event counter. The issue is that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic looks at the sign of data1 to increment pos. or neg. event counters are first that logic l | | | | 4 | There is an issue inside arming digital block that prevents the use of sensors where MS (first bit received) belongs to data field. If this is the case the data will not be processed correctly by the logic and ARMING will be affected. | | | | 5 | There is an issue inside arming digital block that prevents multiple change of data mask registers. This because data mask register is processed just one time each RESET cycl when safing record is enabled and SAF_CC is read. So data mask register must be written before enabling the record and cannot be changed after the first SAF_CC read otherwise the data will not be processed correctly and this could affect ARMING function | | | | 6 | Safing | There is an issue inside arming digital block that affects WID_ERR set in case microcontroller sends SPI command to change SAF_DATA_MASK register not in the correct phase. | | L9678P, L9678P-S Order codes # 20 Order codes Table 66. Device summary | Order code | Package | Packing | Remote sensor interface | |------------|-------------------------------|-------------|-------------------------| | L9678P | LQFP64 (10 x 10 x 1.4 mm) | Tray | No | | L9678PTR | LQFF04 (10 X 10 X 1.4 IIIIII) | Tape & Reel | No | | L9678P-S | LQFP64 (10 x 10 x 1.4 mm) | Tray | Yes | | L9678PTR-S | L9678PTR-S | | Yes | Revision history L9678P, L9678P-S # 21 Revision history Table 67. Document revision history | Date | Revision | Changes | | | |----------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 05-May-2016 1 | | Initial release. | | | | 12-Sep-2016 | 2 | Modified the VRCM 'Updated by SSM_RESET or SPI write' on page 78. Added Section 19: Errata sheet on page 208. | | | | 27-Oct-2016 | 3 | Added two Order Codes on Table 1: Device summary on page 1. | | | | 09-Sep-2021 | 4 | Added: - Section: Applications in cover page; - Section 15: Applications; - Section 20: Order codes. Minor text changes in: - Section 3: Overview and block diagram; - Section 4.1: Power supply overview; - Section 5.2.23: Diagnostic result register for deployment loops (LPDIAGSTAT), register "HIGH_LEV_DIAG_SELECTED[3:0]" for "0100" from "unused" to "ER cap ESR measure"; - Section 5.2.25: Loops diagnostic configuration command register for high level diagnostic (LPDIAGREQ), register "HIGH_LEV_DIAG_SELECTED[3:0]" for "100" from "unused" to "ER cap ESR measure"; - Section 10.7: Additional communication line. Changed "Squib" in "Squib/pyroswitch" throughout the document. | | | | Updated: 03-Nov-2021 5 – Figure 59: SPI timing diagram; – Table 25: SPI AC specifications. | | - Figure 59: SPI timing diagram; | | | | 19-Apr-2022 | 6 | Updated: - Figure 2: Functional block diagram; - Figure 58: Airbag application. Minor text changes in: - Table 1: Absolute maximum ratings; - Table 2: Operative maximum ratings; - Section 5.2.23: Diagnostic result register for deployment loops (LPDIAGSTAT); - Section 5.2.25: Loops diagnostic configuration command register for high level diagnostic (LPDIAGREQ). | | | #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2022 STMicroelectronics – All rights reserved DS11626 Rev 6 211/211 # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## STMicroelectronics: L9678PTR-S L9678PTR L9678P L9678P-S